Yamazaki, et al., "4-Layer 3-D IC Technoligies For Parallel Signal Processing" IDEM pp. 599-602 (1990). |
Kopin Corp., "3D Circuits Formed By Film Transfer Techniques" DARPA BAA 92-18 Proposal pp. 1-50 (Jul. 31, 1992). |
Nishimura, et al., "Three Dimensional IC For High Performance Image Signal Processor" IEDM pp. 111-114 (1987). |
Sasaki, "Feasibility of 3D Integration" ETT 1 (2) :55-60 (Mar./Apr. 1990). |
Gotzlich, "Technology and Devices From Silicon Based Three-Dimensional Circuits" pp. 1-35 (1989). |
Neudeck, "Three-Dimensional CMOS Integration" Circuits and Devices pp. 32-38 (Sep. 1990). |
Hayashi, et al., "A New Three Dimensional IC Fabrication Technology, Stacking Thin Film Dual-CMOS Layers" IEDM pp. 657-660 (1990). |
"Industry News" Micro-conductor Int'l one page (Dec. 1991). |
Kawasura, et al., "3-D High-Voltage CMOS ICS By Recystallized SOI Merged With Bulk Control-Unit" IEDM pp. 758-761 (1987). |
Dunne, et al., "Material and Devices Toward Three-Dimensional Integration" Microelec. Eng. 8 (1988) pp. 235-253. |
Ulf Kong, "Draft Designs For Multi-functional IC's Three Dimensional Integration" Elektroniker No. Oct. 1989; pp. 79-82 (with translation). |
Ernst Hofmeister, "Microelectronics 2000" TRENDS (1989); pp. 1-16 (with translation). |
R.W. Johnson, et al., "Multi-chip Modules--Systems Advantages, Major Constructions, and Materials Technologies," IEEE Press, The Institute of Electrical and Electronics Engineers, Inc., pp. 150-155 (1991). |