Wafer level package and fabrication method

Information

  • Patent Grant
  • 8691632
  • Patent Number
    8,691,632
  • Date Filed
    Friday, June 14, 2013
    11 years ago
  • Date Issued
    Tuesday, April 8, 2014
    10 years ago
Abstract
A method of forming an electronic component package includes coupling a first surface of an electronic component to a first surface of a first dielectric strip, the electronic component comprising bond pads on the first surface; forming first via apertures through the first dielectric strip to expose the bond pads; and filling the first via apertures with an electrically conductive material to form first vias electrically coupled to the bond pads. The bond pads are directly connected to the corresponding first vias without the use of a solder and without the need to form a solder wetting layer on the bond pads.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates generally to the packaging of electronic components. More particularly, the present invention relates to a wafer level package and method of fabricating the same.


2. Description of the Related Art


One form of an electronic component package included an electronic component such as an integrated circuit chip mounted to a substrate. For example, in a wirebond configuration, the rear surface of the integrated circuit chip was mounted to the substrate, e.g., with an adhesive. Bond wires were used to form the electrical interconnections between the bond pads on the front surface of the integrated circuit chip and the electrically conductive traces on the substrate.


As the art moved to smaller and lighter weight electronic devices, it became increasingly important that the size of the electronic component package used within these electronic devices was small. However, in the wirebond configuration described above, the traces of the substrate were fanned out around the integrated circuit chip, which placed a fundamental restriction on the minimum electronic component package size. Further, a large impedance was associated with the bond wires.


To allow a further reduction in the electronic component package size as well as to reduce impedance of the interconnections, a flip chip configuration was used instead of a wirebond configuration. In a flip chip configuration, the bond pads on the front surface of the integrated circuit chip were directly connected to the traces on the substrate with flip chip bumps, e.g., solder. This avoided the need to fan out the traces around the integrated circuit chip resulting in a minimum package size. Further, the use of flip chip bumps between the bond pads and the traces on the substrate minimized impedance.


However, the flip chip bumps between the bond pads of the integrated circuit chip and the traces on the substrate were subject to significant stress, e.g., due to differential thermal expansion between the integrated circuit chip and the substrate. Thus, failure of the flip chip bumps often occurred which decreased yield and thus increased the cost of the electronic component package.


To minimize the failure of the flip chip bumps, an underfill material was often applied between the integrated circuit chip and the substrate and around the flip chip bumps. However, the application of the underfill material required an additional manufacturing step, which increased the cost of the electronic component package.


SUMMARY OF THE INVENTION

In accordance with one embodiment of the present invention, a method of forming an electronic component package includes coupling a first surface of an electronic component to a first surface of a first dielectric strip, the electronic component comprising bond pads on the first surface; forming first via apertures through the first dielectric strip to expose the bond pads; and filling the first via apertures with an electrically conductive material to form first vias electrically coupled to the bond pads.


Thus, in accordance with this embodiment of the present invention, the bond pads are directly connected to the corresponding first vias. Stated another way, the bond pads are electrically connected to the corresponding first vias without the use of a solder, e.g., without the use of flip chip bumps, and without the need to form a solder wetting layer, e.g., a nickel/gold layer, on the bond pads. This maximizes the reliability of the electrical connection between the first vias and the bond pads, while at the same time minimizes impedance.


Further, since the dielectric strip is directly attached to the electronic component and the bond pads are directly connected to the corresponding first vias, the use of an underfill material is obviated. This simplifies manufacturing, enhances reliability, and thus reduces cost.


The present invention is best understood by reference to the following detailed description when read in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A is a cross-sectional view of an assembly during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention;



FIG. 1B is a cross-sectional view of an assembly during the fabrication of a plurality of wafer level electronic component packages in accordance with another embodiment of the present invention;



FIGS. 2, 3, 4, 5, 6, 7, 8, 9, 10 and 11 are cross-sectional views of the assembly of FIG. 1B at further stages during the fabrication of a plurality of wafer level electronic component packages in accordance with various embodiments of the present invention;



FIG. 12 is a cross-sectional view of an assembly during the fabrication of a plurality of wafer level electronic component packages in accordance with another embodiment of the present invention; and



FIG. 13 is a cross-sectional view of the assembly of FIG. 12 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention.





Common reference numerals are used throughout the drawings and detailed description to indicate like elements.


DETAILED DESCRIPTION

In accordance with one embodiment of the present invention, a method of forming an electronic component package includes coupling first surfaces 106F of electronic components 106 to a first surface 108U of a dielectric strip 108 with adhesives 110 or 120 (FIGS. 1A and 113), electronic components 106 having bond pads 112 on first surfaces 106F; forming via apertures 522 through dielectric strip 108 to expose bond pads 112 (FIG. 5); and filling via apertures 522 with an electrically conductive material to form vias 624 electrically coupled to bond pads 112 (FIG. 6).


Thus, in accordance with this embodiment of the present invention, bond pads 112 are directly connected to corresponding vias 624. Stated another way, bond pads 112 are electrically connected to corresponding vias 624 without the use of a solder, e.g., without the use of flip chip bumps, and without the need to form a solder wetting layer, e.g., a nickel/gold layer, on bond pads 112. This maximizes the reliability of the electrical connection between vias 624 and bond pads 112, while at the same time minimizes impedance.


More particularly, FIG. 1A is a cross-sectional view of an assembly 100A during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 1A, assembly 100A includes a rigid support strip 102, e.g., an aluminum, copper or stainless steel plate. Support strip 102 includes fiducials 104 on an upper, e.g., first, surface 102U of support strip 102. Fiducials 104 are used for alignment and mounting of electronic components 106, e.g., integrated circuit chips, as discussed further below.


A dielectric strip 108 is mounted to support strip 102. Electronic components 106 are mounted to dielectric strip 108 with adhesives 110, e.g., liquid adhesives or double-sided sticky tapes, although other adhesives are used in other embodiments. To illustrate, a first electronic component 106A of the plurality of electronic components 106 is mounted to dielectric strip 108 with a first adhesive 110A of the plurality of adhesives 110. Dielectric strip 108, sometimes called a first dielectric strip, and adhesives 110 are electrical insulators, i.e., dielectrics.


More particularly, front, e.g., first, surfaces 106F of electronic components 106 are mounted to an upper, e.g., first, surface 108U of dielectric strip 108 with adhesives 110. A lower, e.g., second, surface 108L of dielectric strip 108 is mounted to upper surface 102U of support strip 102. For example, dielectric strip 108 is tacky, sometimes called sticky, and is simply pressed against support strip 102 to mount dielectric strip 108 to support strip 102.


In one embodiment, adhesives 110 are applied to front surfaces 106F of electronic components 106 while electronic components 106 are still in wafer form, i.e., before they are singulated.


In one embodiment, dielectric strip 108 is transparent such that fiducials 104 are visible through dielectric strip 108. Electronic components 106 are aligned to fiducials 104 and mounted to dielectric strip 108 with adhesives 110, e.g., using an optical alignment system. Adhesives 110 are cured, if necessary.


In one embodiment, electronic components 106 are mounted in a single row on dielectric strip 108. However, in other embodiments, electronic components 106 are mounted in an array on dielectric strip 108. Illustratively, electronic components 106 are mounted in a 2×2, 3×3, . . . or n×m array. In yet another embodiment, only a single electronic component 106 is mounted to dielectric strip 108, i.e., the wafer level electronic component package is fabricated as an individual unit instead of as one of a plurality of units fabricated simultaneously.


Formed on front surface 106F of electronic components 106 are band pads 112, e.g., formed of aluminum. Bond pads 112 are connected to the internal circuitry of electronic components 106.


In one embodiment, bond pads 112 are distributed in an array on front surface 106F. In another embodiment, bond pads 112 are formed on front surface 106F directly adjacent sides S of electronic components 106 in a typical wirebond configuration pattern.



FIG. 1B is a cross-sectional view of an assembly 100B during the fabrication of a plurality of wafer level electronic component packages in accordance with another embodiment of the present invention. Assembly 100B of FIG. 1B is similar to assembly 100A of FIG. 1A and only the significant differences are discussed below.


Referring now to FIGS. 1A and 1B together, instead of mounting electronic components 106 to dielectric strip 108 using individual adhesives 110 as illustrated in FIG. 1A, an adhesive strip 120 (FIG. 1B) is used to mount electronic components 106.


Adhesive strip 120 is an electrical insulator. Illustratively, adhesive strip 120 is a liquid adhesive, for example, applied by spin coating. As another example, adhesive strip 120 is a double-sided sticky tape although other adhesives are used in other embodiments.


More particularly, a lower, e.g., first, surface 120L of adhesive strip 120 is mounted to upper surface 108U of dielectric strip 108. Front surfaces 106F of electronic components 106 are mounted to an upper, e.g., second, surface 120U of adhesive strip 120. Although use of adhesive strip 120 is illustrated in the figures which follow and discussed below for purposes of simplicity, it is to be understood that adhesives 110 (FIG. 1A) are used instead of adhesive strip 120 in an alternative embodiment.



FIG. 2 is a cross-sectional view of assembly 100B of FIG. 1B at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 2, heat sinks 214, e.g., copper slugs, are mounted to rear, e.g., second, surfaces 106R of electronic components 106. During use, heat sinks 214 enhance heat dissipation from electronic components 106 to the ambient environment.


To illustrate, a first heat sink 214A of the plurality of heat sinks 214 is mounted to rear surface 106R of electronic component 106A.


In one embodiment, legs 216 of heat sinks 214 adhere to adhesive strip 120 to hold heat sinks 214 in place. In accordance with one embodiment, a thermal pad or grease is used between heat sinks 214 and rear surfaces 106R of electronic components 106 to enhance heat transfer from electronic components 106 to heat sinks 214.


In another embodiment, adhesives 218, e.g., thermal adhesives having a relatively high heat transfer coefficient, mount heat sinks 214 to rear surface 106R of electronic components 106. To illustrate, heat sink 214A is mounted to rear surface 106R of electronic component 106A with a first adhesive 218A of the plurality of adhesives 218.


Although heat sinks 214 are not illustrated in the figures which follow or discussed further below for purposes of simplicity, it is to be understood that the assembly is fabricated to include heat sinks 214 in an alternative embodiment.



FIG. 3 is a cross-sectional view of assembly 100B of FIG. 1B at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 3, electronic components 106 are encapsulated, sometimes called overmolded, in an encapsulant 320. Encapsulant 320 protects electronic components 106 from the ambient environment.


Illustratively, a liquid encapsulant is applied and cured to form encapsulant 320. In another embodiment, a plastic encapsulant is applied, e.g., using a transfer or injection mold process, to form encapsulant 320.



FIG. 4 is a cross-sectional view of assembly 100B of FIG. 3 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIGS. 3 and 4 together, support strip 102 is removed from dielectric strip 108. In one embodiment, upper surface 102U of support strip 102 is pretreated, e.g., a release agent is applied, to facilitate easy removal of support strip 102. In one embodiment, support strip 102 is reusable and thus reused to fabricate another assembly 100B as illustrated in FIG. 1B after removal from dielectric strip 108 thus minimizing the cost of fabricating assembly 100B.


Once support strip 102 is removed, encapsulant 320 provides rigidity and support for assembly 100B. Further, removal of support strip 102 exposes lower surface 108L of dielectric strip 108 for further processing as discussed further below.



FIG. 5 is a cross-sectional view of assembly 100B of FIG. 4 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 5, a plurality of via apertures 522 are formed using a laser, i.e., using laser ablation. Via apertures 522 are sometimes called first via apertures.


Via apertures 522 extend through dielectric strip 108 and through adhesive strip 120 to bond pads 112 of electronic components 106. In one embodiment, via apertures 522 are cylindrical in shape. Bond pads 112 are exposed through via apertures 522.


In one embodiment, the laser intensity is set to be sufficient to remove dielectric strip 108 and adhesive strip 120. However, the laser intensity is set to be insufficient to remove bond pads 112. Accordingly, pulsing of the laser forms a single via aperture 522 extending through dielectric strip 108 and through adhesive strip 120 to a bond pad 112 of electronic components 106. The laser is then stepped to the next location to form the next via aperture 522.


To illustrate, electronic component 106A includes bond pads 112A, 112B, 112C on front surface 106F of electronic component 106A. Via apertures 522A, 522B, 522C of the plurality of via apertures 522 extend through dielectric strip 108 and through adhesive strip 120 to bond pads 112A, 112B, 112C, respectively.


To further illustrate, initially, the laser is pulsed to form via aperture 522A. The laser is then stepped and pulsed again to form via aperture 522B. The laser is then stepped and pulsed again to form via aperture 522C. The laser is stepped and pulsed repeatedly until all of via apertures 522 are formed. However, in another embodiment, a plurality of lasers are simultaneous pulsed to form some or all of via apertures 522 simultaneously. In yet other embodiments, via apertures 522 are formed using selective etching, mechanical drilling, or other techniques.



FIG. 6 is a cross-sectional view of assembly 100B of FIG. 5 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIGS. 5 and 6 together, via apertures 522 are filled with an electrically conductive material, e.g., a metal or metal containing material, an electrically conductive adhesive such as a silver filled adhesive or polymer, or solder paste, to form electrically conductive vias 624. Vias 624 are sometimes called first vias.


In one embodiment, copper or a copper containing material is plated in via apertures 522 to form vias 624. In another embodiment, via apertures 522 are filled with an electrically conductive adhesive, which is then cured if necessary, to form vias 624. In yet another embodiment, via apertures 522 are filled with a solder paste. Assembly 100B is then heated to reflow the solder paste to form vias 624.


After formation of vias 624, any excess electrically conductive material formed on lower surface 108L of dielectric strip 108 is removed. Illustratively, an etch or physical grinding process is used.


In one embodiment, an over-etch process is used to slightly over-etch vias 624. Thus, vias 624 remain recessed within via apertures 522. This ensures that shorting between vias 624 from excess electrically conductive material is avoided.


Vias 624 are electrically connected to corresponding bond pads 112. To illustrate, vias 624A, 624B, 624C of the plurality of vias 624 are electrically connected to bond pads 112A, 112B, 112C, respectively. Vias 624 extend from bond pads 112, through adhesive strip 120 and through dielectric strip 108 to be adjacent or slightly recessed from (above in the view of FIG. 6) lower surface 108L of dielectric strip 108.


Bond pads 112 are directly connected to corresponding vias 624. Stated another way, bond pads 112 are electrically connected to corresponding vias 624 without the use of a solder, e.g., without the use of flip chip bumps, and without the need to form a solder wetting layer, e.g., a nickel/gold layer, on bond pads 112. This maximizes the reliability of the electrical connection between vias 624 and bond pads 112, while at the same time minimizes impedance.


Further, since dielectric strip 108 is directly attached to electronic components 106 by adhesive strip 120 and bond pads 112 are directly connected to corresponding vias 624, the use of an underfill material is obviated. This simplifies manufacturing, enhances reliability, and thus reduces cost.


After formation of vias 624, assembly 100B is inspected, e.g., optically using an automatic inspection system, to insure that all via apertures 522 are properly filled with electrically conductive material, i.e., to inspect the integrity of vias 624. In one embodiment, any defective or unformed vias 624 detected during the inspection are corrected, e.g., by etch removal of vias 624, reapplication of the electrically conductive material to reform vias 624, e.g., re-plating, and removal of any excess electrically conductive material on lower surface 108L of dielectric strip 108.


In this manner, the wafer level electronic component packages are fabricated with a maximum yield, e.g., essentially a 100 percent yield. This further minimizes the fabrication cost of the wafer level electronic component packages.



FIG. 7 is a cross-sectional view of assembly 100B of FIG. 6 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 7, a second dielectric strip 708 is mounted to dielectric strip 108. More particularly, an upper, e.g., first, surface 708U of dielectric strip 708 is mounted to lower surface 108L of dielectric strip 108.


For example, dielectric strip 708 is mounted to dielectric strip 108 using a tack cure. More particularly, dielectric strip 708 is pressed on to dielectric strip 108. Assembly 100B is heated to fuse together and bond dielectric strip 708 to dielectric strip 108.


Illustratively, dielectric strip 108 and dielectric strip 708 are polytetrafluoroethylene (PTFE), liquid crystal polymer (LCP) or a non woven arimid although other low-K dielectric materials are used in other embodiments.


A plurality of via apertures 722 and trace channels 726 are formed using a laser, i.e., using laser ablation. Via apertures 722 and trace channels 726 extend through dielectric strip 708 and to vias 624. Via apertures 722 are sometimes called second via apertures.


In one embodiment, via apertures 722 are cylindrical in shape and extend vertically, i.e., in a first direction perpendicular to front surface 106F of electronic components 106, through dielectric strip 708 to vias 624. Trace channels 726 are trenches extending horizontally, i.e., in a second direction perpendicular to the first direction and parallel to front surface 106F of electronic components 106, from vias 624.


Vias 624 are exposed through via apertures 722 and trace channels 726. To illustrate, a first via aperture 722A of the plurality of via apertures 722 extends through dielectric strip 708 to via 624A.


To further illustrate, a first trace channel 726A of the plurality of trace channels 726 extends through dielectric strip 708 to via 624B. More particularly, via 624B is exposed at a first end 728 of trace channel 726A. Trace channel 726A extends horizontally outwards from a center C of electronic component 106A and outwards from via 624D to a second end 730 of trace channel 726A in a fan-out configuration.


To further illustrate, a second trace channel 726B of the plurality of trace channels 726 extends through dielectric strip 708 to via 624C. More particularly, via 624C is exposed at a first end 728 of trace channel 726B. Trace channel 726B extends horizontally inwards toward center C from via 624C to a second end 730 of trace channel 726B in a fan-in configuration.


In one embodiment, a laser is stepped and pulsed repeatedly to form via apertures 722 and trace channels 726. However, in another embodiment, a plurality of lasers are simultaneous pulsed to form some or all of via apertures 722 and trace channels 726 simultaneously. During formation of trace channels 726, the laser is moved during pulsing to form the horizontal trenches of trace channels 726.


By controlling the laser intensity and pulse time, via apertures 722 and trace channels 726 are all formed to have the same depth, this depth being equal to the thickness of dielectric strip 708. This simplifies and enhances reliability of filling, e.g., plating, of via apertures 722 and trace channels 726 with an electrically conductive material as discussed below.



FIG. 8 is a cross-sectional view of assembly 100B of FIG. 7 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIGS. 7 and 8 together, via apertures 722 and trace channels 726 are filled with an electrically conductive material, e.g., a metal or metal containing material, an electrically conductive adhesive, or solder paste, to form electrically conductive vias 824 and electrically conductive traces 832, respectively. Vias 824 are sometimes called second vias.


In one embodiment, copper or a copper containing material is plated in via apertures 722 and trace channels 726 to form vias 824 and traces 832, respectively. In another embodiment, via apertures 722 and trace channels 726 are filled with an electrically conductive adhesive, which is then cured if necessary, to form vias 824 and traces 832, respectively. In yet another embodiment, via apertures 722 and trace channels 726 are filled with a solder paste. Assembly 100B is then heated to reflow the solder paste to form vias 824 and traces 832, respectively.


Vias 824 form vertical electrical connectors, i.e., form electrical connectors extending vertically. Traces 832 form horizontal electrical connectors, i.e., form electrical connectors extending horizontally.


After formation of vias 824 and traces 832, any excess electrically conductive material formed on a lower, e.g., second, surface 708L of dielectric strip 708 is removed. Illustratively, an etch or physical grinding process is used. In one embodiment, an over-etch process is used to slightly over-etch vias 824 and traces 832. This ensures that shorting between vias 824 and/or traces 832 from excess electrically conductive material is avoided.


Vias 824 and traces 832 are electrically connected to corresponding vias 624. To illustrate, a first via 824A of the plurality of vias 824 is electrically connected to via 624A. Vias 824 extend from vias 624, through dielectric strip 708 to be adjacent or recessed from lower surface 708L of dielectric strip 708.


To further illustrate, a first trace 832A of the plurality of traces 832 is electrically connected to via 624B. More particularly, a first end 834 of trace 832A is electrically connected to via 624B. Trace 832A extends horizontally outwards from a center C of electronic component 106A and outwards from via 624B to a second end 836 of trace 832A in a fan-out configuration.


To further illustrate, a second trace 832B of the plurality of traces 832 is electrically connected to via 624C. More particularly, a first end 834 of trace 832B is electrically connected to via 624C. Trace 832B extends horizontally inwards toward center C from via 624C to a second end 836 of trace 832B in a fan-in configuration.


Although a fan-out trace and a fan-in trace, i.e., traces 832A, 832B, respectively, are illustrated and discussed, in other embodiments, only fan-in traces or fan-out traces are formed.


After formation of vias 824 and traces 832, assembly 100B is inspected to insure that all via apertures 722 and trace channels 726 are properly filled with electrically conductive material, i.e., to inspect the integrity of vias 824 and traces 832.


In one embodiment, any defective or unformed vias 824 and traces 832 detected during the inspection are corrected, e.g., by etch removal of vias 824 and traces 832, reapplication of the electrically conductive material to reform vias 824 and traces 832, and removal of any excess electrically conductive material on lower surface 708L of dielectric strip 708. In this manner, the wafer level electronic component packages are fabricated with a maximum yield.



FIG. 9 is a cross-sectional view of assembly 100B of FIG. 8 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 9, a third dielectric strip 908 is mounted to dielectric strip 708. More particularly, an upper, e.g., first, surface 908U of dielectric strip 908 is mounted to lower surface 708L of dielectric strip 708. Dielectric strip 908 is similar to dielectric strip 708 and mounted in a manner similar to that discussed above with regards to mounting of dielectric strip 708 to dielectric strip 108.


A plurality of via apertures 922 are formed using a laser, i.e., using laser ablation. Via apertures 922 extend through dielectric strip 908 to vias 824 and traces 832. In one embodiment, via apertures 922 are cylindrical in shape. Via apertures 922 are sometimes called third via apertures.


Vias 824 and second ends 836 of traces 832 are exposed through via apertures 922. To illustrate, via apertures 922A, 922B, 922C of the plurality of via apertures 922 extend through dielectric strip 908 to via 824A and second ends 836 of traces 832A, 832B, respectively.


Via apertures 922 are formed in a manner similar to via apertures 522 of FIG. 5 so formation of via apertures 922 is not discussed in detail to avoid detracting from the principals of the invention.


Via apertures 922 are filled with an electrically conductive material, e.g., a metal or metal containing material, an electrically conductive adhesive, or solder paste, to form electrically conductive vias 924. Via apertures 922 are filled to form vias 924 in a manner similar to that discussed with regards to vias 624 of FIG. 6 so formation of vias 924 is not discussed in detail to avoid detracting from the principals of the invention. Vias 924 are sometimes called third vias.


After formation of vias 924, any excess electrically conductive material formed on a lower, e.g., second, surface 908U of dielectric strip 908 is removed. Illustratively, an etch or physical grinding process is used. In one embodiment, an over-etch process is used to slightly over-etch vias 924. Thus, vias 924 remain recessed within via apertures 922. This ensures that shorting between vias 924 from excess electrically conductive material is avoided.


Vias 924 are electrically connected to corresponding vias 824 and second ends 836 of traces 832. To illustrate, vias 924A, 924B, 924C of the plurality of vias 924 are electrically connected to via 824A and second ends 836 of traces 832A, 832B, respectively. Vias 924 extend from vias 824 and second ends 836 of traces 832 through dielectric strip 908 to be adjacent or slightly recessed from lower surface 908L of dielectric strip 908.


In one embodiment, vias 924 are formed to have a larger diameter than the width of traces 832 and/or the diameter of vias 824. By forming vias 924 with the appropriate diameter, tolerance in the positioning of vias 924 is accommodated. Stated another way, by forming vias 924 with a sufficiently large diameter, electrical contact between vias 924 and vias 824/traces 832 is assured.


After formation of vias 924, assembly 100B is inspected to insure that all via apertures 922 are properly filled with electrically conductive material, i.e., to inspect the integrity of vias 924.


In one embodiment, any defective or unformed vias 924 detected during the inspection are corrected, e.g., by etch removal of vias 924, reapplication of the electrically conductive material to reform vias 924, and removal of any excess electrically conductive material on lower surface 908L of dielectric strip 908. In this manner, the wafer level electronic component packages are fabricated with a maximum yield.



FIG. 10 is a cross-sectional view of assembly 100B of FIG. 9 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 10, a fourth dielectric strip 1008 is mounted to dielectric strip 908. More particularly, an upper, e.g., first, surface 1008U of dielectric strip 1008 is mounted to lower surface 908L of dielectric strip 908. Dielectric strip 1008 is similar to dielectric strip 708 and mounted in a manner similar to that discussed above with regards to mounting of dielectric strip 708 to dielectric strip 108.


A plurality of land apertures 1040 are formed using a laser, i.e., using laser ablation. Land apertures 1040 extend through dielectric strip 1008 to vias 924. In one embodiment, land apertures 1040 are cylindrical in shape but can be patterned in a variety of shapes depending upon the particular interconnection structure used, e.g., interconnection balls or lands.


Vias 924 are exposed through land apertures 1040. To illustrate, land apertures 1040A, 1040B, 1040C of the plurality of land apertures 1040 extend through dielectric strip 1008 to vias 924A, 924B, 924C, respectively.


Land apertures 1040 are formed in a manner similar to via apertures 522 of FIG. 5 so formation of land apertures 1040 is not discussed in detail to avoid detracting from the principals of the invention.


Land apertures 1040 are filled with an electrically conductive material, e.g., a metal or metal containing material, an electrically conductive adhesive, or solder paste, to form electrically conductive lands 1044. Land apertures 1040 are filled to form lands 1044 in a manner similar to that discussed with regards to vias 624 of FIG. 6 so formation of lands 1044 is not discussed in detail to avoid detracting from the principals of the invention.


After formation of lands 1044, any excess electrically conductive material formed on a lower, e.g., second, surface 1008L of dielectric strip 1008 is removed. Illustratively, an etch or physical grinding process is used.


In one embodiment, an over-etch process is used to slightly over-etch lands 1044. Thus, lands 1044 remain recessed within land apertures 1040. This ensures that shorting between lands 1044 from excess electrically conductive material is avoided.


Lands 1044 are electrically connected to corresponding vias 924. To illustrate, lands 1044A, 1044B, 1044C of the plurality of lands 1044 are electrically connected to vias 924A, 924B, 924C, respectively. Lands 1044 extend from vias 924 through dielectric strip 1008 to be adjacent or slightly recessed from lower surface 1008L of dielectric strip 1008.


After formation of lands 1044, assembly 100B is inspected to insure that all land apertures 1040 are properly filled with electrically conductive material, i.e., to inspect the integrity of lands 1044. In one embodiment, any defective or unformed lands 1044 detected during the inspection are corrected, e.g., by etch removal of lands 1044, reapplication of the electrically conductive material to reform lands 1044, and removal of any excess electrically conductive material on lower surface 1008L of dielectric strip 1008. In this manner, the wafer level electronic component packages are fabricated with a maximum yield.


After formation of lands 1044, in one embodiment, a solder on paste (SOP) is applied to lands 1044. This solder on paste is reflowed, i.e., heated to a melt and cooled to resolidify, to form solder lands, which are represented as item 1046 in FIG. 10 in accordance with this embodiment.


In accordance with this embodiment, the resulting wafer level electronic component package is a land grid array package. The solder lands are used to electrically connect the wafer level electronic component package to the larger substrate, e.g., a mother or daughter board, for example, using a high lead solder such as a 90/10 lead/tin solder.


In another embodiment, a ball grid array package is formed. More particular, after formation of lands 1044, an organic solderability protectant (OSP), sometimes called an organic solderability preservative, is applied to lands 1044. The organic solderability protectant, which is represented as item 1046 in FIG. 10 in accordance with this embodiment, enhances the solder wet-ability of lands 1044. For simplicity of discussion, the organic solderability protectant is hereinafter referred to as OSP 1046. However, in another embodiment, OSP 1046 is not used.



FIG. 11 is a cross-sectional view of assembly 100B of FIG. 10 at a further stage during the fabrication of a plurality of wafer level electronic component packages 1148 in accordance with one embodiment of the present invention. Referring now to FIG. 11, electrically conductive interconnection balls 1150, e.g., eutectic lead/tin solder, are formed on lands 1044. Interconnection balls 1150 are formed in a conventional manner. During formation of interconnection balls 1150, OSP 1046 is consumed.


Interconnection balls 1150 are used to electrically connect wafer level electronic component packages 1148 to the larger substrate, e.g., a mother or daughter board. Assembly 100B is then singulated, e.g., using a mechanical saw or laser, to form the plurality of wafer level electronic component packages 1148.


Each interconnection ball 1150 is electrically connected to a corresponding bond pad 112 as discussed above. In this manner, the pattern of bond pads 112 is redistributed to the pattern of interconnection balls 1150.


For example, bond pads 112 are formed on front surface 106F directly adjacent sides S of electronic components 106 in a typical wirebond configuration pattern. However, interconnection balls 1150 are distributed in an array pattern. Thus, the wirebond configuration pattern of bond pads 112 is redistributed to an array pattern of interconnection balls 1150. Although an array pattern of interconnection balls 1150 is discussed above, interconnection balls 1150 are distributed in any one of a number of desired patterns in other embodiments.


Further, interconnection balls 1150 are connected to bond pads 112 using a minimum path length. To illustrate, bond pad 112A is coupled to a first interconnection ball 1150A of the plurality of interconnection balls 1150 by vias 624A, 824A, 924A, land 1044A, which are directly aligned with one another. By using a minimum path length, heat transfer between bond pads 112 and more generally between electronic components 106 and interconnection balls 1150 is maximized thus improving the thermal performance of wafer level electronic component packages 1148. For similar reasons, impedance between bond pads 112 and interconnection balls 1150 is minimized


As set forth above, (1) a dielectric strip is applied; (2) the dielectric strip is laser patterned to form via apertures and/or trace channels; (3) the via apertures and/or trace channels are filled with electrically conductive material to form vias and/or traces; (4) excess electrically conductive material is removed from the lower surface of the dielectric strip; and (5) the formed vias and/or traces are inspected and corrected, if necessary. This process is repeated any number of desired times until the desired redistribution is achieved.


Further, since the via apertures 522, 722, 922 and/or trace channels 726 are formed with a laser in one embodiment, any changes in the design layout of the via apertures 522, 722, 922 and/or trace channels 726 are relatively simple to execute. More particularly, these design layout changes are made in the computer software, e.g., the CAD software, which drives the laser. Accordingly, the design layout changes are made with some relatively simple programming and executed immediately.


Referring still to FIG. 11, although four dielectric strips 108, 708, 908, 1008 are illustrated and discussed above, more or less than four dielectric strips are used in other embodiments. Generally, at least one dielectric strip, e.g., dielectric strip 108, is used.


Further, although vias 624, 824, 924, traces 832, and lands 1044 are discussed above as being formed in various dielectric strips 108, 708, 908, and 1008 for purposes of discussion, in light of this disclosure, those of skill in the art will understand that vias, traces, lands and/or combinations thereof can be formed in any single dielectric strip 108, 708, 908, or 1008.


Further, although vias 624, 824, 924, traces 832, and lands 1044 are discussed as distinct types of structures for purposes of discussion, in light of this disclosure, those of skill in the art will understand that vias 624, 824, 924, traces 832, and lands 1044 can be similar in structure. For example, a via or trace can form a land.


Still further, via apertures 522, 722, 922, trace channels 726 and land apertures 1040 are filled immediately after formation, i.e., before application of the next dielectric strip, with an electrically conductive material to form the vias 624, 824, 924, traces 832 and lands 1044, respectively, in the discussion above. However, in an alternative embodiment, via apertures 522, 722, 922, trace channels 726 and land apertures 1040 are formed in some or all of dielectric strips 108, 708, 908, 1008. After formation, via apertures 522, 722, 922, trace channels 726 and land apertures 1040 are filled at the same time, e.g., in a single plating operation, with an electrically conductive material to form vias 624, 824, 924, traces 832 and lands 1044, respectively.



FIG. 12 is a cross-sectional view of an assembly 1200 during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 12, assembly 1200 includes an electronic component substrate 1252 such as a silicon wafer. Electronic component substrate 1252 includes a plurality of electronic components 106-1 integrally connected together. Electronic components 106-1 include bond pads 112 on front surfaces 106F of electronic components 106-1, and more generally on a lower, e.g., first, surface 1252L of electronic component substrate 1252.


Electronic components 106-1 are integrally connected together in an array, e.g., a 2×2, 3×3 . . . or n×m array. Each of electronic components 106-1 is delineated by a singulation street 1254, which is located between adjacent electronic components 106-1. For example, a first singulation street 1254A of the plurality of singulation streets 1254 delineates a first electronic component 106-1A from a second electronic component 106-1B of the plurality of electronic components 106-1. The other electronic components 106-1 are similarly delineated from adjacent electronic components 106-1 by corresponding singulation streets 1254.


Upper surface 108U of dielectric strip 108 is mounted to front surfaces 106F of electronic components 106-1, and more generally to lower surface 1252L of electronic component substrate 1252 with adhesive strip 120. Electronic component substrate 1252 provides rigidity and support for assembly 1200.



FIG. 13 is a cross-sectional view of assembly 1200 of FIG. 12 at a further stage during the fabrication of a plurality of wafer level electronic component packages in accordance with one embodiment of the present invention. Referring now to FIG. 13, vias 624, 824, 924, traces 832, and lands 1044 are formed in dielectric strips 108, 708, 908, and 1008 as discussed above in reference to FIGS. 5-11, the discussion of which is incorporated herein by reference in its entirety.


In the embodiment illustrated in FIG. 13, interconnection balls 1150 are formed on lands 1044 to form a ball grid array (BGA) package. Each interconnection ball 1150 is coupled to a corresponding bond pad 112. However, it is to be understood that a land grid array (LGA) package can also be fabricated.


Processing of assembly 1200 is a true wafer scale process. After formation of vias 624, 824, 924, traces 832, lands 1044 in dielectric strips 108, 708, 908, 1008, assembly 1200 is singulated along singulation streets 1254 (FIG. 12) resulting in the fabrication of wafer level electronic component packages 1348. Singulation is performed before or after fabrication of interconnection balls 1150.


This disclosure provides exemplary embodiments of the present invention. The scope of the present invention is not limited by these exemplary embodiments. Numerous variations, whether explicitly provided for by the specification or implied by the specification or not, such as variations in structure, dimension, type of material and manufacturing process may be implemented by one of skill in the art in view of this disclosure.

Claims
  • 1. A method of forming an electronic component package, the method comprising: forming an assembly, the assembly comprising: an electronic component comprising a first surface comprising bond pads thereon;an encapsulant encapsulating the entire electronic component except the first surface of the electronic component; anda dielectric strip comprising a first surface coupled to the first surface of the electronic component including the bond pads; andsubsequent to the forming an assembly, forming vias electrically coupled to the bond pads, wherein excess electrically conductive material is formed on a second surface of the dielectric strip.
  • 2. The method of claim 1 wherein the encapsulant provides rigidity and support for the assembly.
  • 3. The method of claim 1 further comprising forming traces electrically coupled to the vias.
  • 4. The method of claim 3 wherein the traces are on the second surface of the dielectric strip.
  • 5. The method of claim 3 wherein the vias and the traces are formed at the same time.
  • 6. The method of claim 3 wherein the vias and the traces are formed using a single plating operation.
  • 7. The method of claim 3 wherein at least one of the traces is in a fan-in configuration.
  • 8. The method of claim 3 wherein at least one of the traces is in a fanout configuration.
  • 9. The method of claim 1 wherein the electrically conductive material comprises one or more of the group consisting of a metal, a metal containing material, an electrically conductive adhesive, and/or a solder paste.
  • 10. The method of claim 1 further comprising: subsequent to the forming an assembly, forming via apertures through the dielectric strip to expose the bond pads, wherein the forming vias comprises filling the via apertures by, at least in part, plating copper and/or a copper containing material in the via apertures.
  • 11. The method of claim 1 further comprising etching the excess electrically conductive material on the second surface of the dielectric strip.
  • 12. A method of forming an electronic component package, the method comprising: encapsulating sides of an electronic component in an encapsulant, the electronic component comprising a first surface comprising bond pads thereon;coupling a first surface of a dielectric strip to the first surface of the electronic component, the dielectric strip covering the bond pads; andsubsequent to the coupling a first surface of a dielectric strip, forming vias and traces coupled to the dielectric strip, the vias being electrically coupled to the bond pads.
  • 13. The method of claim 12 wherein the encapsulant provides rigidity and support.
  • 14. The method of claim 12 wherein the encapsulating further comprises encapsulating a second surface of the electronic component in the encapsulant.
  • 15. The method of claim 12 wherein the coupling a first surface of a dielectric strip is performed prior to the encapsulating.
  • 16. The method of claim 12 further comprising forming lands coupled to the traces.
  • 17. The method of claim 16 further comprising applying solder on paste (SOP) to the lands.
  • 18. The method of claim 17 further comprising reflowing the SOP to form solder lands.
  • 19. An electronic component package comprising: an encapsulant encapsulating sides of an electronic component, the electronic component comprising a first surface comprising bond pads thereon;a dielectric strip comprising a first surface coupled to the first surface of the electronic component; andvias and traces coupled to the dielectric strip, the vias being electrically coupled to the bond pads, the vias being recessed below a second surface of the dielectric strip.
  • 20. The electronic component package of claim 19 wherein the encapsulant further encapsulates a second surface of the electronic component.
RELATED APPLICATIONS

This application is a continuation of Huemoeller et al., U.S. patent application Ser. No. 13/627,815, filed on Sep. 26, 2012, entitled “WAFER LEVEL PACKAGE AND FABRICATION METHOD”, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 13/358,947, filed on Jan. 26, 2012, entitled “WAFER LEVEL PACKAGE AND FABRICATION METHOD”, now U.S. Pat. No. 8,298,866, issued Oct. 30, 2012, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 13/065,296, filed on Mar. 18, 2011, entitled “WAFER LEVEL PACKAGE FABRICATION METHOD”, now U.S. Pat. No. 8,119,455, issued Feb. 21, 2012, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 12/661,604, filed on Mar. 19, 2010, entitled “ELECTRONIC COMPONENT PACKAGE COMPRISING FAN-OUT TRACES”, now U.S. Pat. No. 7,932,595, issued Apr. 26, 2011, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 11/605,740, filed on Nov. 28, 2006, entitled “ELECTRONIC COMPONENT PACKAGE COMPRISING FAN-OUT AND FAN-IN TRACES”, now U.S. Pat. No. 7,714,431, issued May 11, 2010, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 11/123,605, filed on May 5, 2005, entitled “WAFER LEVEL PACKAGE AND FABRICATION METHOD”, now U.S. Pat. No. 7,192,807, issued Mar. 20, 2007, which is a continuation of Huemoeller et al., U.S. patent application Ser. No. 10/291,050, filed on Nov. 8, 2002, entitled “WAFER LEVEL PACKAGE AND FABRICATION METHOD”, now U.S. Pat. No. 6,905,914, issued Jun. 14, 2005, which are herein incorporated by reference in their entirety.

US Referenced Citations (420)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3734660 Davies et al. May 1973 A
3781596 Galli et al. Dec 1973 A
3838984 Crane et al. Oct 1974 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4332537 Slepcevic Jun 1982 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4530152 Roche et al. Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4646710 Schmid et al. Mar 1987 A
4707724 Suzuki et al. Nov 1987 A
4727633 Herrick Mar 1988 A
4729061 Brown Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorp, Jr. et al. Jul 1988 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalfus et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4987475 Schlesinger et al. Jan 1991 A
5018003 Yasunaga et al. May 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5096852 Hobson Mar 1992 A
5118298 Murphy Jun 1992 A
5122860 Kikuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow, 3rd et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5250841 Sloan et al. Oct 1993 A
5250843 Eichelberger Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5268310 Goodrich et al. Dec 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liang et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5343076 Katayama et al. Aug 1994 A
5353498 Fillion et al. Oct 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5394303 Yamaji Feb 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fuji et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 Lemaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5432677 Mowatt et al. Jul 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chang Sep 1995 A
5454904 Ghezzo et al. Oct 1995 A
5454905 Fogelson Oct 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5497033 Fillion et al. Mar 1996 A
5508556 Lin Apr 1996 A
5517056 Bigler et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderfer et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5576517 Wojnarowski et al. Nov 1996 A
5578525 Mizukoshi Nov 1996 A
5581122 Chao et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5619068 Benzoni Apr 1997 A
5625222 Yoneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasarathi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita et al. Mar 1998 A
5736432 Mackessy Apr 1998 A
5736448 Saia et al. Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5769989 Hoffmeyer et al. Jun 1998 A
5770888 Song et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5786238 Pai et al. Jul 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davis et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Mosley et al. Oct 1998 A
5821615 Lee Oct 1998 A
5834830 Cho Nov 1998 A
5835988 Ishii Nov 1998 A
5841193 Eichelberger Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5859475 Freyman et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874770 Saia et al. Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5886397 Ewer Mar 1999 A
5886398 Low et al. Mar 1999 A
5894108 Mostafazadeh et al. Apr 1999 A
5897339 Song et al. Apr 1999 A
5900676 Kweon et al. May 1999 A
5903049 Mori May 1999 A
5903050 Thurairajaratnam et al. May 1999 A
5909053 Fukase et al. Jun 1999 A
5915998 Stidham et al. Jun 1999 A
5917242 Ball Jun 1999 A
5937324 Abercrombie et al. Aug 1999 A
5939779 Kim Aug 1999 A
5942794 Okumura et al. Aug 1999 A
5951305 Haba Sep 1999 A
5959356 Oh Sep 1999 A
5969426 Baba et al. Oct 1999 A
5973388 Chew et al. Oct 1999 A
5976912 Fukutomi et al. Nov 1999 A
5977613 Takata et al. Nov 1999 A
5977615 Yamaguchi et al. Nov 1999 A
5977630 Woodworth et al. Nov 1999 A
5981314 Glenn et al. Nov 1999 A
5982632 Mosley et al. Nov 1999 A
5986333 Nakamura Nov 1999 A
5986885 Wyland Nov 1999 A
6001671 Fjelstad Dec 1999 A
6013947 Lim Jan 2000 A
6018189 Mizuno Jan 2000 A
6020625 Qin et al. Feb 2000 A
6025640 Yagi et al. Feb 2000 A
6031279 Lenz Feb 2000 A
RE36613 Ball Mar 2000 E
6034423 Mostafazadeh et al. Mar 2000 A
6040626 Cheah et al. Mar 2000 A
6043430 Chun Mar 2000 A
6060768 Hayashida et al. May 2000 A
6060769 Wark May 2000 A
6072228 Hinkle et al. Jun 2000 A
6075284 Choi et al. Jun 2000 A
6081029 Yamaguchi Jun 2000 A
6084310 Mizuno et al. Jul 2000 A
6087715 Sawada et al. Jul 2000 A
6087722 Lee et al. Jul 2000 A
6097089 Gaku et al. Aug 2000 A
6100594 Fukui et al. Aug 2000 A
6113474 Shih et al. Sep 2000 A
6114752 Huang et al. Sep 2000 A
6118174 Kim Sep 2000 A
6118184 Ishio et al. Sep 2000 A
RE36907 Templeton, Jr. et al. Oct 2000 E
6127633 Kinoshita Oct 2000 A
6130115 Okumura et al. Oct 2000 A
6130473 Mostafazadeh et al. Oct 2000 A
6133623 Otsuki et al. Oct 2000 A
6140154 Hinkle et al. Oct 2000 A
6143981 Glenn Nov 2000 A
6154366 Ma et al. Nov 2000 A
6159767 Eichelberger Dec 2000 A
6169329 Farnworth et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194250 Melton et al. Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huang et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6214525 Boyko et al. Apr 2001 B1
6217987 Ono et al. Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6221754 Chiou et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaguchi et al. May 2001 B1
6229200 Mclellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6242281 Mclellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258192 Natarajan Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261918 So Jul 2001 B1
6281566 Magni Aug 2001 B1
6281568 Glenn et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316822 Venkateshwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Karnezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339255 Shin Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6355502 Kang et al. Mar 2002 B1
6365974 Abbott et al. Apr 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chung Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6396148 Eichelberger et al. May 2002 B1
6396153 Fillion et al. May 2002 B2
6400004 Fan et al. Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6418615 Rokugawa et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6464121 Reijnders Oct 2002 B2
6476469 Hung et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6482680 Khor et al. Nov 2002 B1
6486005 Kim Nov 2002 B1
6498099 McLellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6521530 Peters et al. Feb 2003 B2
6524885 Pierce Feb 2003 B2
6534849 Gang Mar 2003 B1
6545332 Huang Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6548898 Matsuki et al. Apr 2003 B2
6549891 Rauber et al. Apr 2003 B1
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6583503 Akram et al. Jun 2003 B2
6593645 Shih et al. Jul 2003 B2
6603196 Lee et al. Aug 2003 B2
6624005 DiCaprio et al. Sep 2003 B1
6667546 Huang et al. Dec 2003 B2
6671398 Reinhorn et al. Dec 2003 B2
6680529 Chen et al. Jan 2004 B2
6727576 Hedler et al. Apr 2004 B2
6730857 Konrad et al. May 2004 B2
6740964 Sasaki May 2004 B2
6831371 Huemoeller et al. Dec 2004 B1
6838776 Leal et al. Jan 2005 B2
6845554 Frankowsky et al. Jan 2005 B2
6853060 Seok et al. Feb 2005 B1
6905914 Huemoeller et al. Jun 2005 B1
6919514 Konrad et al. Jul 2005 B2
6921975 Leal et al. Jul 2005 B2
6930256 Huemoeller et al. Aug 2005 B1
7015075 Fay et al. Mar 2006 B2
7041534 Chao et al. May 2006 B2
7129158 Nakai Oct 2006 B2
7190062 Sheridan et al. Mar 2007 B1
7192807 Huemoeller et al. Mar 2007 B1
7196408 Yang et al. Mar 2007 B2
7202107 Fuergut et al. Apr 2007 B2
7238602 Yang Jul 2007 B2
7242081 Lee Jul 2007 B1
7247523 Huemoeller et al. Jul 2007 B1
7262081 Yang et al. Aug 2007 B2
7272444 Peterson et al. Sep 2007 B2
7326592 Meyer et al. Feb 2008 B2
7339279 Yang Mar 2008 B2
7345361 Mallik et al. Mar 2008 B2
7361533 Huemoeller et al. Apr 2008 B1
7361987 Leal et al. Apr 2008 B2
7372151 Fan et al. May 2008 B1
7405102 Lee et al. Jul 2008 B2
7405484 Usui et al. Jul 2008 B2
7408261 Yoon et al. Aug 2008 B2
7420272 Huemoeller et al. Sep 2008 B1
7459781 Yang et al. Dec 2008 B2
7572681 Huemoeller et al. Aug 2009 B1
7692286 Huemoeller et al. Apr 2010 B1
7714431 Huemoeller et al. May 2010 B1
7723210 Berry et al. May 2010 B2
7777351 Berry et al. Aug 2010 B1
7902660 Lee et al. Mar 2011 B1
7932595 Huemoeller et al. Apr 2011 B1
7977163 Huemoeller et al. Jul 2011 B1
8119455 Huemoeller et al. Feb 2012 B1
8188584 Berry et al. May 2012 B1
8298866 Huemoeller et al. Oct 2012 B1
20010008305 McLellan et al. Jul 2001 A1
20010011654 Schmidt et al. Aug 2001 A1
20010012704 Eldridge Aug 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20010022396 Distefano et al. Sep 2001 A1
20010032738 Dibene, II et al. Oct 2001 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020061642 Haji et al. May 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20030013232 Towle et al. Jan 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030134455 Cheng et al. Jul 2003 A1
20040004293 Murayama Jan 2004 A1
20040026781 Nakai Feb 2004 A1
20040046244 Nakamura et al. Mar 2004 A1
20040056277 Karnezos Mar 2004 A1
20040061212 Karnezos Apr 2004 A1
20040061213 Karnezos Apr 2004 A1
20040063242 Karnezos Apr 2004 A1
20040063246 Karnezos Apr 2004 A1
20040113260 Sunohara et al. Jun 2004 A1
20050001309 Tanaka et al. Jan 2005 A1
20050124093 Yang et al. Jun 2005 A1
20050242425 Leal et al. Nov 2005 A1
20050266608 Ho et al. Dec 2005 A1
20050282314 Lo et al. Dec 2005 A1
20060145343 Lee et al. Jul 2006 A1
20060192301 Leal et al. Aug 2006 A1
20060209497 Ooi et al. Sep 2006 A1
20060225918 Chinda et al. Oct 2006 A1
20060231958 Yang Oct 2006 A1
20060243478 Inagaki et al. Nov 2006 A1
20060284309 Park et al. Dec 2006 A1
20070059866 Yang et al. Mar 2007 A1
20070273049 Khan et al. Nov 2007 A1
20070290376 Zhao et al. Dec 2007 A1
20080105967 Yang et al. May 2008 A1
20080128884 Meyer et al. Jun 2008 A1
20080142960 Leal et al. Jun 2008 A1
20080182363 Amrine et al. Jul 2008 A1
20080230887 Sun et al. Sep 2008 A1
20090051025 Yang et al. Feb 2009 A1
Foreign Referenced Citations (70)
Number Date Country
197 34 794 Jul 1998 DE
0 393 997 Oct 1990 EP
0 459 493 Dec 1991 EP
0 720 225 Jul 1996 EP
0 720 234 Jul 1996 EP
0 794 572 Sep 1997 EP
0 844 665 May 1998 EP
0 936 671 Aug 1999 EP
0 989 608 Mar 2000 EP
1 032 037 Aug 2000 EP
55-163868 Dec 1980 JP
57-045959 Mar 1982 JP
59-208756 Nov 1984 JP
59-227143 Dec 1984 JP
60-010756 Jan 1985 JP
60-116239 Jun 1985 JP
60-195957 Oct 1985 JP
60-231349 Nov 1985 JP
61-039555 Feb 1986 JP
62-009639 Jan 1987 JP
63-033854 Feb 1988 JP
63-067762 Mar 1988 JP
63-188964 Aug 1988 JP
63-205935 Aug 1988 JP
63-233555 Sep 1988 JP
63-249345 Oct 1988 JP
63-289951 Nov 1988 JP
63-316470 Dec 1988 JP
64-054749 Mar 1989 JP
01-106456 Apr 1989 JP
01-175250 Jul 1989 JP
01-205544 Aug 1989 JP
01-251747 Oct 1989 JP
02-129948 May 1990 JP
03-069248 Jul 1991 JP
03-177060 Aug 1991 JP
04-098864 Mar 1992 JP
05-129473 May 1993 JP
05-166992 Jul 1993 JP
05-283460 Oct 1993 JP
06-092076 Apr 1994 JP
06-140563 May 1994 JP
06-260532 Sep 1994 JP
07-297344 Nov 1995 JP
07-312405 Nov 1995 JP
08-064634 Mar 1996 JP
08-083877 Mar 1996 JP
08-125066 May 1996 JP
08-222682 Aug 1996 JP
08-306853 Nov 1996 JP
09-008205 Jan 1997 JP
09-008206 Jan 1997 JP
09-008207 Jan 1997 JP
09-092775 Apr 1997 JP
09-293822 Nov 1997 JP
10-022447 Jan 1998 JP
10-163401 Jun 1998 JP
10-199934 Jul 1998 JP
10-256240 Sep 1998 JP
2000-150765 May 2000 JP
2000-556398 Oct 2000 JP
2001-060648 Mar 2001 JP
2001-118947 Apr 2001 JP
2002-043497 Feb 2002 JP
1994-0001979 Jan 1994 KR
10-0220154 Jun 1999 KR
2002-0049944 Jun 2002 KR
2004-0012028 Feb 2004 KR
WO 9956316 Nov 1999 WO
WO 9967821 Dec 1999 WO
Non-Patent Literature Citations (6)
Entry
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE.
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation.
Huemoeller et al., “Integrated Circuit Film Substrate Having Embedded Conductive Patterns and Vias”, U.S. Appl. No. 10/261,868, filed Oct. 1, 2002.
Berry et al., “Direct-Write Wafer Level Chip Scale Package”, U.S. Appl. No. 11/289,826, filed Nov. 29, 2005.
Berry et al., “Direct-Write Wafer Level Chip Scale Package”, U.S. Appl. No. 13/472,961, filed May 16, 2012.
Huemoeller et al., “Wafer Level Package and Fabrication Method,” U.S. Appl. No. 13/627,815, filed Sep. 26, 2012.
Continuations (7)
Number Date Country
Parent 13627815 Sep 2012 US
Child 13918307 US
Parent 13358947 Jan 2012 US
Child 13627815 US
Parent 13065296 Mar 2011 US
Child 13358947 US
Parent 12661604 Mar 2010 US
Child 13065296 US
Parent 11605740 Nov 2006 US
Child 12661604 US
Parent 11123605 May 2005 US
Child 11605740 US
Parent 10291050 Nov 2002 US
Child 11123605 US