1. Field of the Invention
The invention relates generally to semiconductor packages and manufacturing methods thereof. More particularly, the invention relates to a wafer level semiconductor package and manufacturing methods thereof.
2. Description of Related Art
Semiconductor devices have become progressively more complex, driven at least in part by the demand for smaller sizes and enhanced processing speeds. To support increased functionality, semiconductor packages including these devices often have an large number of contact pads for external electrical connection, such as for inputs and outputs. These contact pads can occupy a significant amount of the surface area of a semiconductor package.
In the past, wafer level packaging could be restricted to a fan-in configuration in which electrical contacts and other components of a resulting semiconductor device package can be restricted to an area defined by a periphery of a semiconductor device. To address the increasing number of contact pads, wafer level packaging is no longer limited to the fan-in configuration, but can also support a fan-out configuration. For example, in a fan-out configuration, contact pads can be located at least partially outside an area defined by a periphery of a semiconductor device. The contact pads may also be located on multiple sides of a semiconductor package, such as on both a top surface and a bottom surface of the semiconductor package.
However, forming and routing the electrically connections from a semiconductor device to this increasing number of contact pads can result in greater process complexity and cost. It is against this background that a need arose to develop the wafer level semiconductor package and related methods described herein.
One aspect of the invention relates to a semiconductor package. In one embodiment, the semiconductor package includes at least one semiconductor die having an active surface, an interposer element having an upper surface and a lower surface, a package body, and a lower redistribution layer. The interposer element has at least one conductive via extending between the upper surface and the lower surface. The package body encapsulates portions of the semiconductor die and portions of the interposer element. The lower redistribution layer electrically connects the interposer element to the active surface of the semiconductor die.
In another embodiment, the semiconductor package includes at least one semiconductor die having an active surface, an interposer element having an upper surface and a lower surface, a package body, a lower redistribution layer, and an electrical contact exposed from a lower periphery of the semiconductor package. The interposer element has at least one conductive via extending between the upper surface and the lower surface. The package body encapsulates portions of the semiconductor die and portions of the interposer element. The lower redistribution layer electrically connects the interposer element to the active surface of the semiconductor die, and electrically connects the electrical contact to the active surface of the semiconductor die and the interposer element. The lower redistribution layer is disposed adjacent to the active surface of the semiconductor die.
Another aspect of the invention relates to a method of forming a semiconductor package. In one embodiment, the method includes providing a semiconductor die having an active surface, and placing an interposer element adjacent to the die. The interposer element has an upper surface and a lower surface, and has at least one first conductive via extending to the lower surface. The method further includes encapsulating portions of the semiconductor die and portions of the interposer element with an encapsulant such that the active surface of the semiconductor die, the lower surface of the interposer element, and portions of the encapsulant form a substantially coplanar surface. The method further includes forming a lower redistribution layer on the substantially coplanar surface, the lower redistribution layer electrically connecting the interposer element to the active surface of the semiconductor die.
Other aspects and embodiments of the invention are also contemplated. The foregoing summary and the following detailed description are not meant to restrict the invention to any particular embodiment but are merely meant to describe some embodiments of the invention.
The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of some embodiments of the invention. Reference will now be made in detail to some embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the descriptions to refer to the same or like features.
Referring to
As shown in
In one embodiment, the package body 114 can be formed from a molding material. The molding material can include, for example, a Novolac-based resin, an epoxy-based resin, a silicone-based resin, or another suitable encapsulant. Suitable fillers can also be included, such as powdered SiO2. The molding material may be a pre-impregnated (prepreg) material, such as a pre-impregnated dielectric material.
The package 192 further includes the one or more interposers 170. The interposer(s) 170 may be positioned adjacent to a perimeter 177 (i.e., a lateral periphery, see
Referring to
In one embodiment, the diameter of the conductive via 174 may be in the range from about 10 μm to about 50 μm, such as from about 10 μm to about 20 μm, and from about 20 μm to about 50 μm. For diameters of the conductive via 174 in the range from about 10 μm to about 20 μm, the structure of conductive vias 174B can be used. For diameters of the conductive via 174 in the range from about 20 μm to about 50 μm, the structure of conductive vias 174A can be used.
The package 192 may include one or more redistribution layers (RDL) 151, where each RDL includes the patterned conductive layer 150 and a dielectric (or passivation) layer 130. The patterned conductive layer can be formed from copper, a copper alloy, or other metals. The redistribution layer 151 may be disposed adjacent (e.g., on, near, or adjoining) to the active surface 104 of the semiconductor device 102, and to the lower surface 116 of the package body 114. The redistribution layer 151 may include only the patterned conductive layer 150, or may be multi-layered. For example, in addition to the dielectric layer 130 and the patterned conductive layer 150, the redistribution layer 151 may include a dielectric layer 131 such that the patterned conductive layer 150 is disposed between the dielectric layers 130 and 131. It is contemplated that more or less dielectric layers may be used in other implementations. Each of the dielectric layers 130 and 131 can be formed from a dielectric material that is polymeric or non-polymeric. For example, at least one of the dielectric layers 130 and 131 can be formed from polyimide, polybenzoxazole, benzocyclobutene, or a combination thereof. The dielectric layers 130 and 131 can be formed from the same dielectric material or different dielectric materials. For certain implementations, at least one of the dielectric layers 130 and 131 can be formed from a dielectric material that is photoimageable or photoactive.
The patterned conductive layer 150 may extend through openings 136 in the dielectric layer 130 to electrically connect to the conductive vias 174, and through openings 146 in the dielectric layer 130 to electrically connect to the die bond pads 111. Package contact pads 175 for electrical connection outside of the stacked package assembly 100 may be formed from portions of the patterned conductive layer 150 exposed by openings 137 in the dielectric layer 131.
In one embodiment, the package 192 may provide a two-dimensional fan-out configuration in which the patterned conductive layer 150 extends substantially laterally outside of the periphery 177 (see
The conductive vias 174 included in the interposer 170 can facilitate extending a two-dimensional fan-out to a three-dimensional fan-out and/or fan-in by providing electrical pathways from the semiconductor device 102 to electrical contacts, including the conductive bumps 193. The conductive bumps 193 may be exposed from an upper periphery 196 of the package 192. This allows the semiconductor package 192 to be electrically connected to devices external to the semiconductor package 192 via the redistribution layer 153 and the conductive bumps 193. The conductive bumps 193 may be electrically connected to upper contact pads 176. The upper contact pads 176 may be formed from portions of a patterned conductive layer 152 included in a redistribution layer 153 that is disposed adjacent to the upper surface 118 of the package body 114. The patterned conductive layer 152 may be disposed between a dielectric (or passivation) layer 132 and a dielectric layer 133. The patterned conductive layer 152 may extend through openings 139 in the dielectric layer 132 to electrically connect to the conductive vias 174. The upper contact pads 176 may be formed from portions of the patterned conductive layer 152 exposed by openings 138 in the dielectric layer 133. The redistribution layer 153 may have similar structural characteristics to those previously described for the redistribution layer 152.
In one embodiment, the redistribution layer 153 may not include the dielectric layer 132, so that the patterned conductive layer 152 and the dielectric layer 133 may be adjacent to the upper surface 118 of the package body 114. In this embodiment, the patterned conductive layer 152 is also adjacent to the interposer 170, so in this embodiment the interposer 170 should be made of a non-conductive material such as glass. Alternatively, the interposer 170 can include a first portion formed of a material such as silicon and a second portion formed of a non-conductive material such as glass or some other dielectric material, on long as the patterned conductive layer 152 is adjacent to the non-conductive portion of the interposer 170.
In one embodiment, a three-dimensional fan-out configuration can be created by electrically connecting conductive bump 193A to the semiconductor device 102 through the patterned conductive layer 152, the conductive vias 174, and the patterned conductive layer 150. Alternatively or in addition, a three-dimensional fan-in configuration can be created by electrically connecting conductive bump 193B to the semiconductor device 102 through the patterned conductive layer 152, the conductive vias 174, and the patterned conductive layer 150. These three-dimensional fan-out and/or fan-in configurations can advantageously increase flexibility beyond that provided by two-dimensional fan-out in terms of the arrangement and spacing of electrical contacts both above the upper surface 118 of the package body 114, and below the lower surface 116 of the package body 114. This can reduce dependence upon the arrangement and spacing of the contact pads of the semiconductor device 102. In accordance with a fan-out configuration, the conductive bump 193A is laterally disposed at least partially outside of the periphery of the semiconductor device 102. In accordance with a fan-in configuration, the conductive bump 193B is laterally disposed within the periphery of the semiconductor device 102. It is contemplated that the conductive bumps 190 and 193, in general, can be laterally disposed within that periphery, outside of that periphery, or both, so that the package 100 may have a fan-out configuration, a fan-in configuration, or a combination of a fan-out and a fan-in configuration. In the illustrated embodiment, the conductive bumps 190 and 193 may be solder bumps, such as reflowed solder balls.
The patterned conductive layer 150, the conductive vias 174, and the patterned conductive layer 152 can be formed from a metal, a metal alloy, a matrix with a metal or a metal alloy dispersed therein, or another suitable electrically conductive material. For example, at least one of the patterned conductive layer 150, the conductive vias 174, and the patterned conductive layer 152 can be formed from aluminum, copper, titanium, or a combination thereof. The patterned conductive layer 150, the conductive vias 174, and the patterned conductive layer 152 can be formed from the same electrically conductive material or different electrically conductive materials.
The discrete interposer elements 170 can be singulated from an interposer wafer such that the interposer elements 170 have varying sizes and shapes based on the number and positions of through via connections required for any given semiconductor package (see
In addition, since the discrete interposer elements 170 may be small relative to the package body 114, the discrete interposer elements 170 may have little or no effect on the coefficient of thermal expansion (CTE) of the package 192. Instead, the CTE of the package body 114 can be adjusted to better match the CTE of the semiconductor device 102, and therefore to increase reliability. For example, filler content of the mold compound used to form the package body 114 can be adjusted so that the CTE of the package body 114 more closely matches the CTE of the semiconductor device 102.
In another embodiment, the conductive via 174B includes an inner conductive interconnect 275B that protrudes beyond the upper surface 173 and the lower surface 172 of the interposer 170. In this embodiment, the outer dielectric layer 282 may also protrude beyond the upper surface 173 and the lower surface 172. A conductive layer 383 may be disposed adjacent to protruding portions of the inner conductive interconnect 275B and the outer dielectric layer 282.
In a further embodiment, a conductive via 174C includes an inner conductive interconnect 275C that is an annular plating layer, and the outer dielectric layer 282. The inner conductive interconnect 275C may define an opening 384. Alternatively, the inner conductive interconnect 275C may be filled by an inner dielectric layer (not shown).
In a further embodiment, a conductive via 174D includes an inner conductive interconnect 275D that is disposed directly adjacent to the substrate 271 of the interposer 170. In this embodiment, the interposer 170 is made of a non-conductive material such as glass. The inner conductive interconnect 275D may define an opening (not shown) similar to the opening 384.
In other respects, the conductive vias 174A, 174B, 174C, and 174D are similar to the conductive via 174 and perform a similar function of routing I/O from the top package 194 to the bottom package 192 and to the conductive bumps 190 to distribute I/O outside the package 100 to other devices (see
Employment of interposers 170 to provide electrical connectivity between a redistribution layer adjacent to an upper surface of a semiconductor package (such as the redistribution layer 153 of
One advantage of the conductive interconnect 440 is that the conductive interconnect 440 can serve as an additional trace layer for redistribution trace routing, which can reduce the number of redistribution layers in the semiconductor package 400 needed for this purpose. A reduction in the number of redistribution layers in the semiconductor package 400 can result in reduced manufacturing process complexity and cost. In addition, the conductive interconnect 440 can be buried under a redistribution layer, and therefore does not take up space on an external surface of the semiconductor package 402.
In the embodiments of
Referring to
In one embodiment, the conductive interconnects 440 may electrically connect the conductive vias 174 to one or more passive electrical components known to one of ordinary skill in the art, such as a resistor 500, an inductor 502, and a capacitor 504. These passive electrical components, like the conductive interconnects 440, are disposed on the lower surface 472 of the interposer 470.
The interposer 770 defines an opening 772 substantially filled with the package body 714. The package body 714 can decouple the semiconductor package 700 from any stresses imposed by the interposer 770. In this embodiment, unused conductive vias 774 may be left electrically unconnected.
Next,
Next,
Next,
An electrically conductive material is then applied to the dielectric layer 130 and drawn into the openings defined by the dielectric layer 130 using any of a number of techniques, such as chemical vapor deposition, electroless plating, electrolytic plating, printing, spinning, spraying, sputtering, or vacuum deposition, and is then patterned to form an electrically conductive layer including the patterned conductive layer 150 (see
A dielectric material is then applied to the patterned conductive layer 150 and the exposed portions of the dielectric layer 130 using any of a number of techniques, such as printing, spinning, or spraying, and is then patterned to form a dielectric layer including the dielectric layer 131 (see
Next,
In an alternative embodiment to
Next,
While the invention has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the invention. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the invention as defined by the appended claims. The illustrations may not be necessarily be drawn to scale, and that there may be other embodiments of the present invention which are not specifically illustrated. Thus, the specification and the drawings are to be regarded as illustrative rather than restrictive. Additionally, the drawings illustrating the embodiments of the present invention may focus on certain major characteristic features for clarity. Furthermore, modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the invention. All such modifications are intended to be within the scope of the claims appended hereto. In particular, while the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the invention. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations of the invention.
Number | Name | Date | Kind |
---|---|---|---|
3959874 | Coucoulas | Jun 1976 | A |
4783695 | Eichelberger et al. | Nov 1988 | A |
4897708 | Clements | Jan 1990 | A |
4939568 | Kato et al. | Jul 1990 | A |
5019535 | Wojnarowski et al. | May 1991 | A |
5049980 | Saito et al. | Sep 1991 | A |
5091769 | Eichelberger | Feb 1992 | A |
5111278 | Eichelberger | May 1992 | A |
5120678 | Moore et al. | Jun 1992 | A |
5149662 | Eichelberger | Sep 1992 | A |
5151770 | Inoue | Sep 1992 | A |
5151776 | Wojnarowski et al. | Sep 1992 | A |
5157589 | Cole, Jr. et al. | Oct 1992 | A |
5166772 | Soldner et al. | Nov 1992 | A |
5225023 | Wojnarowski et al. | Jul 1993 | A |
5241456 | Marcinkiewicz et al. | Aug 1993 | A |
5250843 | Eichelberger | Oct 1993 | A |
5315486 | Fillion et al. | May 1994 | A |
5324687 | Wojnarowski | Jun 1994 | A |
5353195 | Fillion et al. | Oct 1994 | A |
5353498 | Fillion et al. | Oct 1994 | A |
5355016 | Swirbel et al. | Oct 1994 | A |
5422513 | Marcinkiewicz et al. | Jun 1995 | A |
5519936 | Andros et al. | May 1996 | A |
5527741 | Cole et al. | Jun 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5554887 | Sawai et al. | Sep 1996 | A |
5567656 | Chun | Oct 1996 | A |
5703400 | Wojnarowski et al. | Dec 1997 | A |
5710062 | Sawai et al. | Jan 1998 | A |
5745984 | Cole, Jr. et al. | May 1998 | A |
5834340 | Sawai et al. | Nov 1998 | A |
5841193 | Eichelberger | Nov 1998 | A |
5866952 | Wojnarowski et al. | Feb 1999 | A |
5998867 | Jensen et al. | Dec 1999 | A |
6013953 | Nishihara et al. | Jan 2000 | A |
6046071 | Sawai et al. | Apr 2000 | A |
6080932 | Smith et al. | Jun 2000 | A |
6117704 | Yamaguchi et al. | Sep 2000 | A |
6154366 | Ma et al. | Nov 2000 | A |
6159767 | Eichelberger et al. | Dec 2000 | A |
6232151 | Ozmat et al. | May 2001 | B1 |
6239482 | Fillion et al. | May 2001 | B1 |
6265765 | DiStefano et al. | Jul 2001 | B1 |
6294406 | Bertin et al. | Sep 2001 | B1 |
6294741 | Cole, Jr. et al. | Sep 2001 | B1 |
6306680 | Fillion et al. | Oct 2001 | B1 |
6358780 | Smith et al. | Mar 2002 | B1 |
6377461 | Ozmat et al. | Apr 2002 | B1 |
6396148 | Eichelberger et al. | May 2002 | B1 |
6426545 | Eichelberger et al. | Jul 2002 | B1 |
6448174 | Ramm | Sep 2002 | B1 |
6485595 | Yenni et al. | Nov 2002 | B1 |
6486005 | Kim | Nov 2002 | B1 |
6486006 | Hirano et al. | Nov 2002 | B2 |
6486545 | Glenn et al. | Nov 2002 | B1 |
6555906 | Towle et al. | Apr 2003 | B2 |
6555908 | Eichelberger et al. | Apr 2003 | B1 |
6586822 | Vu et al. | Jul 2003 | B1 |
6680529 | Chen et al. | Jan 2004 | B2 |
6701614 | Ding et al. | Mar 2004 | B2 |
6707137 | Kim | Mar 2004 | B2 |
6713859 | Ma | Mar 2004 | B1 |
6724061 | Murata | Apr 2004 | B2 |
6818544 | Eichelberger et al. | Nov 2004 | B2 |
6838776 | Leal et al. | Jan 2005 | B2 |
6845554 | Frankowsky et al. | Jan 2005 | B2 |
6921683 | Nakayama | Jul 2005 | B2 |
6921975 | Leal et al. | Jul 2005 | B2 |
6953708 | Hedler et al. | Oct 2005 | B2 |
6969916 | Shizuno | Nov 2005 | B2 |
6991966 | Tuominen | Jan 2006 | B2 |
7015075 | Fay et al. | Mar 2006 | B2 |
7045908 | Ohsumi | May 2006 | B2 |
7048450 | Beer et al. | May 2006 | B2 |
7078788 | Vu et al. | Jul 2006 | B2 |
7087991 | Chen et al. | Aug 2006 | B2 |
7091595 | Fuergut et al. | Aug 2006 | B2 |
7112467 | Eichelberger et al. | Sep 2006 | B2 |
7141884 | Kojima et al. | Nov 2006 | B2 |
7145228 | Yean et al. | Dec 2006 | B2 |
7163843 | Kiendl et al. | Jan 2007 | B2 |
7173330 | Eng et al. | Feb 2007 | B2 |
7224061 | Yang et al. | May 2007 | B2 |
7238602 | Yang | Jul 2007 | B2 |
7247523 | Huemoeller et al. | Jul 2007 | B1 |
7294529 | Tuominen | Nov 2007 | B2 |
7294791 | Danoski et al. | Nov 2007 | B2 |
7299546 | Tuominen et al. | Nov 2007 | B2 |
7319049 | Oi et al. | Jan 2008 | B2 |
7344917 | Gautham | Mar 2008 | B2 |
7361533 | Huemoeller et al. | Apr 2008 | B1 |
7361987 | Leal et al. | Apr 2008 | B2 |
7364944 | Huang et al. | Apr 2008 | B2 |
7371617 | Tsai et al. | May 2008 | B2 |
7425464 | Fay et al. | Sep 2008 | B2 |
7453148 | Yang et al. | Nov 2008 | B2 |
7476563 | Mangrum et al. | Jan 2009 | B2 |
7482198 | Bauer et al. | Jan 2009 | B2 |
7501310 | Yang et al. | Mar 2009 | B2 |
7511365 | Wu et al. | Mar 2009 | B2 |
7514767 | Yang | Apr 2009 | B2 |
7557307 | Nishizawa et al. | Jul 2009 | B2 |
7564121 | Sugimoto | Jul 2009 | B2 |
7566969 | Shimanuki | Jul 2009 | B2 |
7575173 | Fuergut et al. | Aug 2009 | B2 |
7588951 | Mangrum et al. | Sep 2009 | B2 |
7595226 | Lytle et al. | Sep 2009 | B2 |
7595553 | Nagamatsu et al. | Sep 2009 | B2 |
7609527 | Tuominen et al. | Oct 2009 | B2 |
7619304 | Bauer et al. | Nov 2009 | B2 |
7619901 | Eichelberger et al. | Nov 2009 | B2 |
7622733 | Fuergut et al. | Nov 2009 | B2 |
7625818 | Wang | Dec 2009 | B2 |
7629674 | Foster | Dec 2009 | B1 |
7655501 | Yang et al. | Feb 2010 | B2 |
7662667 | Shen | Feb 2010 | B2 |
7667318 | Yang et al. | Feb 2010 | B2 |
7675157 | Liu et al. | Mar 2010 | B2 |
7692286 | Huemoeller et al. | Apr 2010 | B1 |
7714431 | Huemoeller et al. | May 2010 | B1 |
7727803 | Yamagata | Jun 2010 | B2 |
7732242 | Brunnbauer et al. | Jun 2010 | B2 |
7741151 | Amrine et al. | Jun 2010 | B2 |
7759163 | Kroeninger et al. | Jul 2010 | B2 |
7763976 | Tang et al. | Jul 2010 | B2 |
7767495 | Fuergut et al. | Aug 2010 | B2 |
7772046 | Pagaila et al. | Aug 2010 | B2 |
7799602 | Pagaila et al. | Sep 2010 | B2 |
7807512 | Lee et al. | Oct 2010 | B2 |
7812434 | Yang | Oct 2010 | B2 |
7829987 | Chia | Nov 2010 | B2 |
7830004 | Wu et al. | Nov 2010 | B2 |
7834464 | Meyer et al. | Nov 2010 | B2 |
7932599 | Kiendl et al. | Apr 2011 | B2 |
7948090 | Manepalli et al. | May 2011 | B2 |
8017515 | Marimuthu et al. | Sep 2011 | B2 |
8035213 | Lee et al. | Oct 2011 | B2 |
8039303 | Shim et al. | Oct 2011 | B2 |
8076757 | Pagaila et al. | Dec 2011 | B2 |
8105872 | Pagaila et al. | Jan 2012 | B2 |
8110916 | Weng et al. | Feb 2012 | B2 |
8193647 | Hsieh et al. | Jun 2012 | B2 |
8220145 | Hiner et al. | Jul 2012 | B2 |
8222976 | Yasooka | Jul 2012 | B2 |
8227706 | Roy et al. | Jul 2012 | B2 |
8278746 | Ding et al. | Oct 2012 | B2 |
8320134 | Su et al. | Nov 2012 | B2 |
8358001 | Yang et al. | Jan 2013 | B2 |
8362597 | Foster | Jan 2013 | B1 |
8372689 | Lee et al. | Feb 2013 | B2 |
8378466 | Chiu et al. | Feb 2013 | B2 |
8405213 | Chen et al. | Mar 2013 | B2 |
8410584 | An et al. | Apr 2013 | B2 |
8432022 | Huemoeller et al. | Apr 2013 | B1 |
8450836 | Uemura et al. | May 2013 | B2 |
8471215 | Kurin et al. | Jun 2013 | B1 |
8569894 | Su et al. | Oct 2013 | B2 |
8624374 | Ding et al. | Jan 2014 | B2 |
20010008301 | Terui | Jul 2001 | A1 |
20020056192 | Suwa et al. | May 2002 | A1 |
20030090883 | Asahi et al. | May 2003 | A1 |
20040012099 | Nakayama | Jan 2004 | A1 |
20040155354 | Hanaoka et al. | Aug 2004 | A1 |
20040178500 | Usui | Sep 2004 | A1 |
20040231872 | Arnold et al. | Nov 2004 | A1 |
20050253223 | Marques | Nov 2005 | A1 |
20050253244 | Chang | Nov 2005 | A1 |
20060065387 | Tonapi et al. | Mar 2006 | A1 |
20060071315 | Oh et al. | Apr 2006 | A1 |
20060231944 | Huang et al. | Oct 2006 | A1 |
20070025092 | Lee et al. | Feb 2007 | A1 |
20070069389 | Wollanke et al. | Mar 2007 | A1 |
20070096311 | Humpston et al. | May 2007 | A1 |
20070131349 | Tuominen et al. | Jun 2007 | A1 |
20070145539 | Lam | Jun 2007 | A1 |
20070145541 | Lee et al. | Jun 2007 | A1 |
20070170595 | Sinha | Jul 2007 | A1 |
20070176281 | Kim et al. | Aug 2007 | A1 |
20070190690 | Chow et al. | Aug 2007 | A1 |
20070221399 | Nishizawa et al. | Sep 2007 | A1 |
20070222054 | Hembree | Sep 2007 | A1 |
20070227761 | Tuominen et al. | Oct 2007 | A1 |
20070234563 | Sakaguchi et al. | Oct 2007 | A1 |
20070262422 | Bakalski et al. | Nov 2007 | A1 |
20070273008 | Suzuki | Nov 2007 | A1 |
20070296065 | Yew et al. | Dec 2007 | A1 |
20080087988 | Lee et al. | Apr 2008 | A1 |
20080089048 | Yamano et al. | Apr 2008 | A1 |
20080094805 | Tuominen et al. | Apr 2008 | A1 |
20080116564 | Yang et al. | May 2008 | A1 |
20080136033 | Nagamatsu et al. | Jun 2008 | A1 |
20080136041 | Katake et al. | Jun 2008 | A1 |
20080137314 | Salama et al. | Jun 2008 | A1 |
20080237879 | Yang | Oct 2008 | A1 |
20080258293 | Yang | Oct 2008 | A1 |
20080265421 | Brunnbauer et al. | Oct 2008 | A1 |
20080272499 | DeNatale et al. | Nov 2008 | A1 |
20080296697 | Hsu et al. | Dec 2008 | A1 |
20080315375 | Eichelberger et al. | Dec 2008 | A1 |
20080316714 | Eichelberger et al. | Dec 2008 | A1 |
20090002971 | Carey et al. | Jan 2009 | A1 |
20090014872 | Tuominen et al. | Jan 2009 | A1 |
20090075428 | Tang et al. | Mar 2009 | A1 |
20090101400 | Yamakoshi | Apr 2009 | A1 |
20090102066 | Lee et al. | Apr 2009 | A1 |
20090127680 | Do et al. | May 2009 | A1 |
20090127686 | Yang et al. | May 2009 | A1 |
20090129037 | Yoshino | May 2009 | A1 |
20090133251 | Tuominen et al. | May 2009 | A1 |
20090140436 | Wang | Jun 2009 | A1 |
20090194851 | Chiu et al. | Aug 2009 | A1 |
20090200648 | Graves | Aug 2009 | A1 |
20090224391 | Lin et al. | Sep 2009 | A1 |
20090236686 | Shim et al. | Sep 2009 | A1 |
20090261466 | Pagaila et al. | Oct 2009 | A1 |
20090278238 | Bonifield et al. | Nov 2009 | A1 |
20090294928 | Kim et al. | Dec 2009 | A1 |
20090302439 | Pagaila et al. | Dec 2009 | A1 |
20090315156 | Harper | Dec 2009 | A1 |
20100006330 | Fu et al. | Jan 2010 | A1 |
20100006987 | Murugan et al. | Jan 2010 | A1 |
20100006994 | Shim et al. | Jan 2010 | A1 |
20100013065 | Mistry et al. | Jan 2010 | A1 |
20100013081 | Toh et al. | Jan 2010 | A1 |
20100019370 | Pressel et al. | Jan 2010 | A1 |
20100032764 | Andry et al. | Feb 2010 | A1 |
20100032815 | An et al. | Feb 2010 | A1 |
20100059898 | Keeth et al. | Mar 2010 | A1 |
20100072599 | Camacho et al. | Mar 2010 | A1 |
20100072618 | Camacho et al. | Mar 2010 | A1 |
20100078776 | Barth et al. | Apr 2010 | A1 |
20100078777 | Barth et al. | Apr 2010 | A1 |
20100078779 | Barth et al. | Apr 2010 | A1 |
20100084759 | Shen | Apr 2010 | A1 |
20100096739 | Kawabata et al. | Apr 2010 | A1 |
20100109132 | Ko et al. | May 2010 | A1 |
20100133704 | Marimuthu et al. | Jun 2010 | A1 |
20100140759 | Pagaila et al. | Jun 2010 | A1 |
20100163295 | Roy et al. | Jul 2010 | A1 |
20100214780 | Villard | Aug 2010 | A1 |
20100219514 | Ohguro | Sep 2010 | A1 |
20100224983 | Huang et al. | Sep 2010 | A1 |
20100237477 | Pagaila et al. | Sep 2010 | A1 |
20100244208 | Pagaila et al. | Sep 2010 | A1 |
20100270661 | Pagaila et al. | Oct 2010 | A1 |
20100276792 | Chi et al. | Nov 2010 | A1 |
20100308449 | Yang et al. | Dec 2010 | A1 |
20100314726 | Mueller et al. | Dec 2010 | A1 |
20100314746 | Hsieh et al. | Dec 2010 | A1 |
20100320585 | Jiang et al. | Dec 2010 | A1 |
20100320593 | Weng et al. | Dec 2010 | A1 |
20110018118 | Hsieh et al. | Jan 2011 | A1 |
20110018124 | Yang et al. | Jan 2011 | A1 |
20110037169 | Pagaila et al. | Feb 2011 | A1 |
20110068433 | Kim et al. | Mar 2011 | A1 |
20110068453 | Cho et al. | Mar 2011 | A1 |
20110068459 | Pagaila et al. | Mar 2011 | A1 |
20110074008 | Hsieh | Mar 2011 | A1 |
20110101509 | Han et al. | May 2011 | A1 |
20110115059 | Lee et al. | May 2011 | A1 |
20110115060 | Chiu et al. | May 2011 | A1 |
20110115066 | Kim et al. | May 2011 | A1 |
20110127654 | Weng et al. | Jun 2011 | A1 |
20110140364 | Head | Jun 2011 | A1 |
20110169150 | Su et al. | Jul 2011 | A1 |
20110177654 | Lee et al. | Jul 2011 | A1 |
20110194265 | Su et al. | Aug 2011 | A1 |
20110227219 | Alvarado et al. | Sep 2011 | A1 |
20110227220 | Chen et al. | Sep 2011 | A1 |
20110241192 | Ding et al. | Oct 2011 | A1 |
20110241193 | Ding et al. | Oct 2011 | A1 |
20110241194 | Chen et al. | Oct 2011 | A1 |
20110260302 | Bakalski et al. | Oct 2011 | A1 |
20110278703 | Pagaila et al. | Nov 2011 | A1 |
20110278741 | Chua et al. | Nov 2011 | A1 |
20110298109 | Pagaila et al. | Dec 2011 | A1 |
20110309488 | Pagaila | Dec 2011 | A1 |
20120038053 | Oh et al. | Feb 2012 | A1 |
20120056321 | Pagaila | Mar 2012 | A1 |
20120074538 | Tsai et al. | Mar 2012 | A1 |
20120077311 | Kim et al. | Mar 2012 | A1 |
20120098109 | Ko et al. | Apr 2012 | A1 |
20120104570 | Kim | May 2012 | A1 |
20120104571 | Yoo | May 2012 | A1 |
20120104572 | Yoo | May 2012 | A1 |
20120104573 | Pagaila et al. | May 2012 | A1 |
20120112326 | Pagaila et al. | May 2012 | A1 |
20120153472 | Pagaila et al. | Jun 2012 | A1 |
20120153493 | Lee et al. | Jun 2012 | A1 |
20120175732 | Lin et al. | Jul 2012 | A1 |
20120199958 | Horibe | Aug 2012 | A1 |
20120199972 | Pagaila et al. | Aug 2012 | A1 |
20120292749 | Pagaila et al. | Nov 2012 | A1 |
20120306063 | Kimura et al. | Dec 2012 | A1 |
20130228904 | Brunnbauer et al. | Sep 2013 | A1 |
Number | Date | Country |
---|---|---|
1524293 | Oct 2001 | CN |
2572849 | May 1986 | FR |
2130794 | Jun 1984 | GB |
200828540 | Jul 2008 | TW |
WO 2002033751 | Apr 2002 | WO |
WO2009115449 | Sep 2009 | WO |
Entry |
---|
Ding et al., U.S. Appl. No. 12/753,840, filed Apr. 2, 2010 for “Semiconductor Device Packages with Fan-Out and with Connecting Elements for Stacking and Manufacturing Methods Thereof”. |
Ding et al., U.S. Appl. No. 12/753,837, filed Apr. 2, 2010 for “Wafer-Level Semiconductor Device Packages with Stacking Functionality.” |
Chen et al., U.S. Appl. No. 12/753,843, filed Apr. 2, 2010 for “Stacked Semiconductor Device Package Assemblies with Reduced Wire Sweep and Manufacturing Methods Thereof.” |
Lee et al., U.S. Appl. No. 12/972,046, filed Dec. 17, 2010 for “Embedded Component Device and Manufacturing Methods Thereof.” |
Chen et al., U.S. Appl. No. 12/874,144, filed Sep. 1, 2010 for “Stackable Semiconductor Package and Manufacturing Method Thereof.” |
IMBERA Corp., IMB Technology. www.imberacorp.com (undated). |
Weng et al. U.S. Appl. No. 12/648,270, filed Dec. 28, 2009 entitled “Chip Package Structure and Manufacturing Methods Thereof.” |
Number | Date | Country | |
---|---|---|---|
20120119373 A1 | May 2012 | US |