1. Field of the Invention
The present invention is related to a wiring board with a built-in electronic component such as a resistor or capacitor, and its manufacturing method.
2. Discussion of the Background
In Japanese Laid-Open Patent Publication 2006-32887, a wiring board with a built-in electronic component and its manufacturing method are described. According to the manufacturing method, a worker manufactures a wiring board with a built-in electronic component by embedding an electronic component in a substrate and electrically connecting a conductive pattern of the substrate and a terminal electrode (electrode pad) of the electronic component through a via hole.
The contents of this publication are incorporated herein by reference in their entirety.
A wiring board according to one aspect of the present invention has a substrate having an opening section, an electronic component having an electrode and arranged in the opening section, an insulative material to be filled in the gap between the substrate and the electronic component in the opening section, and a first conductive layer formed on the insulative material and including a first conductive pattern. In such a wiring board, a via hole is formed in the insulative material, the electrode of the electronic component and the first conductive pattern are connected by means of the via hole, the height of the via hole is set in the range of 5-15 μm, and the aspect ratio of the via hole is set in the range of 0.07-0.33.
“Arranged in the opening section” includes cases in which the entire electronic component is completely accommodated in the opening section, along with other cases in which only part of the electronic component is arranged in the opening section.
A method for manufacturing a wiring board according to another aspect of the present invention includes the following steps: preparing a substrate having an opening section; arranging an electronic component having an electrode in the opening section; filling an insulative material in the gap between the substrate and the electronic component in the opening section; forming a first conductive layer including a first conductive pattern on the insulative material; forming a via hole with a height in the range of 5-15 μm and an aspect ratio in the range of 0.07-0.33; and connecting the electrode of the electronic component and the first conductive pattern by means of a via hole.
“prepareing” includes cases in which a worker purchases materials, components and so forth to manufacture a substrate himself, along with cases in which the worker purchases a finished substrate and uses it in the process.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
In the following, embodiments of the present invention are described in detail while referring to the drawings.
As shown in
Substrate 100 is formed with square insulation layers (101, 102) made of cured prepreg, for example. The prepreg is preferred to contain reinforcing material such as glass fiber or aramid fiber, which is then impregnated with resin. Warping or the like is suppressed in substrate 100 because of such reinforcing material. The reinforcing material has a smaller coefficient of thermal expansion than the main material (prepreg).
Insulation layer 101 has opening section (R11) configured to correspond to the external shape of electronic component 200. Opening section (R11) will become a hollow section of substrate 100 in the present embodiment.
The configuration, material, etc., of substrate 100 may be modified according to usage requirements or the like. For example, the following may also be used as prepreg: base material such as glass fiber or aramid fiber impregnated with resin such as epoxy resin, bismaleimide triazine resin (BT resin), imide resin (polyimide), allyl polyphenylene ether resin (A-PPE resin) or the like. Also, instead of prepreg, liquid or film-type thermosetting resins or thermoplastic resins may be used. As for thermosetting resins, for example, epoxy resin, imide resin (polyimide), BT resin, allyl polyphenylene ether resin, aramid resin or the like may be used. As for thermoplastic resins, for example, liquid crystal polymer (LCP), PEEK resin, PTFE resin (fluororesin) or the like may be used. Such resins are preferred to be selected according to requirements such as insulation, dielectric properties, heat resistance and mechanical features. In addition, such resins may contain curing agents, stabilizers, fillers or the like as additives. Alternatively, instead of prepreg, resin-coated copper foil (RCF) or the like may also be used.
On the surfaces (both surfaces) of substrate 100, wiring layers (110, 120) are formed: Wiring layer 110 is formed on the lower surface of substrate 100 (the surface on the arrow-Y1 side); and wiring layer (120) is formed on the upper surface of substrate 100 (the surface on the arrow-Y2 side).
Wiring layer 110 is formed with first wiring layer 111 and second wiring layer 112; and wiring layer 120 is formed with first wiring layer 121 and second wiring layer 122. First wiring layers (111, 121) are made of for example, copper foil. Second wiring layers (112, 122) are made of, for example, copper-plated film. Since wiring layers (110, 120) include first wiring layers (111, 121) (metal foil) and second wiring layers (112, 122) (plated-metal film), adhesiveness improves between first wiring layers (111, 121) and insulation layers (101, 102), and they will seldom suffer delamination. The thickness of wiring layers (110, 120) is set, for example, in the range of 15-40 μm. Here, the material, thickness and so forth of wiring layers (110, 120) may be modified according to usage requirements or the like.
In opening section (R11), electronic component 200 is arranged, which has substantially the same thickness as insulation layer 101. Along with adhesive (200a) to secure electronic component 200, insulative resin (102a) that has seeped (drained) from insulation layers (101, 102) fills in the boundary portions between electronic component 200 and substrate 100. Resin (102a) completely envelops electronic component 200. In doing so, electronic component 200 is protected by resin (102a) and is fixed to a predetermined position.
Adhesive (200a) is made from insulative material such as non-conductive liquid polymer (NCP). Taper-shaped via holes (201a, 202a) are formed in insulative adhesive (200a). More specifically, in first wiring layer 111 and adhesive (200a), tapered penetrating holes (210a, 220a) are formed to be connected to electronic component 200. Via holes (201a, 202a) are formed as part of penetrating holes (210a, 220a) respectively. In addition, on the wall and bottom surfaces of penetrating holes (210a, 220a), conductors (210b, 220b) that are contiguous to second wiring layer 112 are formed. Therefore, on the wall and bottom surfaces of via holes (201a, 202a) which are part of penetrating holes (210a, 220a), conductors (210b, 220b) are also formed respectively. Via hole (201a) and conductor (210b), and via hole (202a) and conductor (220b) each form a conformal via. Electronic component 200 and wiring layer 110 are electrically connected by means of such conformal vias.
In the present embodiment, the elastic modulus of adhesive (200a) is lower than the elastic modulus of resin (102a). By forming via holes (201a, 202a) in adhesive (200a) having a relatively lower elastic modulus, stress exerted on conductors (210b, 220b) inside via holes (201a, 202a) will be mitigated. Also, in the rest of the area, electronic component 200 is enveloped by resin (102a) having a relatively higher elastic modulus. Thus, the strength of electronic component 200 increases against impact from outside. The elastic modulus of adhesive (200a) is preferred to be in the range of 1-9 GPa. In the present embodiment, adhesive (200a) with elastic modulus 4 GPa is used. The elastic modulus of resin (102a) is preferred to be in the range of 5-22 GPa. In the present embodiment, resin (102a) with elastic modulus 7 GPa is used.
Electronic component 200 is a chip capacitor, for example. More specifically, as its cross-sectional structure shows in
As shown in
Meanwhile, the central section of capacitor body 201 (
Via holes (201a, 202a) are positioned respectively in the center of terminal electrodes (210, 220) of electronic component 200, as shown in
The surfaces of terminal electrodes (210, 220) are roughened. Since connection surface (210c) between terminal electrode 210 and conductor (210b) is roughened, adhesiveness improves between terminal electrode 210 and conductor (210b).
For the sake of convenience, only the side of terminal electrode 210 is shown in
The thickness of terminal electrodes (210, 220), especially thickness (d1) (
If terminal electrode 210 or 220 becomes thinner, its strength decreases accordingly. Therefore, if terminal electrode 210 or 220 is too thin, when forming via hole (201a) or (202a) by laser or the like, such a drilling process may not stop at terminal electrode 210 or 220, but may bore into terminal electrode 210 or 220.
On the other hand, if terminal electrode 210 or 220 is too thick, as shown in FIGS. (5A) or (5B), there may be a concern that cracks (CK) will occur in the boundary areas of electronic component 200 between where electrodes are formed and where electrodes are not formed. When electronic component 200 becomes even more compact, electronic component 200 tends to warp by protruding downward (
In addition, if terminal electrode 210 or 220 becomes thicker, wiring board 10 with a built-in electronic component becomes larger accordingly, causing drawbacks in terms of mounting space or the like.
However, if the thickness of terminal electrodes (210, 220) is in the above range, wiring board 10 with a built-in electronic component may be formed with fewer such drawbacks in terms of strength and cracking or the like.
Thickness (d2) (
If wiring layer 110 becomes too thin, electronic resistance increases. This is not preferred in terms of energy efficiency or the like.
On the other hand, if wiring layer 110 is too thick, it takes longer to form such layers, which is not preferable for manufacturing efficiency. Especially, when wiring layer 110 is formed by plating, drawbacks such as difficulty in depositing uniform plated-metal film or difficulty in forming and removing plating resist may arise.
However, if the thickness of wiring layer 110 is in the above range, wiring board 10 with a built-in electronic component may be manufactured with fewer such drawbacks in terms of energy efficiency and manufacturing efficiency.
In addition, the ratio between the thickness (d1) of terminal electrode 210 or 220 and thickness (d2) of wiring layer 110 is preferred to be set so that the thickness of terminal electrode 210 or 220 is less than the thickness of wiring layer 110. Especially, the thickness of terminal electrode 210 or 220 is preferred to be set at half (½) or smaller than half the thickness of wiring layer 110. With such a ratio, terminal electrode 210 or 220 becomes thinner, and cracking or the like may be suppressed from occurring in electronic component 200. Meanwhile, the thickness of wiring layer 110 is made relatively thicker to compensate for the reduced thickness of terminal electrode 210 or 220, and thus a high level of heat dissipation may be maintained.
The diameter (T11) (
Height (T12) (
The aspect ratio (height T12/diameter T11) of via holes (201a, 202a) is preferred to be set in the range of 0.07-0.33, more preferably 0.07-0.20. Regarding such ratios, the simulation results of wiring board 10 with a built-in electronic component are described with reference to
The simulations were conducted on sample 1000 having a structure shown in
The thickness of each layer is set as follows: 200 μm at substrate 100 (core); 60 μm at insulation layers (11-13, 21-23); 30 μm at wiring layers (110, 120); 25 μm at conductive layers (11a, 12a, 21a, 22a); 30 μm at conductive layers (13a, 23a); and 20 μm at solder-resist layers (11b, 21b).
The dimensions of each portion of electronic component 200 are described with reference to
The material for each layer is as follows: prepreg (R1551) for substrate 100 (core) and insulation layers (11, 12, 21, 22); RCF (MRG 200) for insulation layers (13, 23); copper for wiring layers (110, 120) and conductive layers (11a-13a, 21a-23a); PSR 4000 for solder-resist layers (11b, 21b); and BaTiO3 for the chip capacitor (C/C). In addition, the material for adhesive (200a) is NCP. For information,
The person who took measurements conducted simulations on sample 1000 by changing diameter (T11) and height (T12) of via holes (201a, 202a). More specifically, a two-dimensional model was used to measure equivalent stresses in an environment without external stresses (stress free) while changing the temperature from 125° C. to −55° C. The ranges used in the simulations were as follows: 10-110 μm for diameter (T11) of via holes (201a, 202a); and 5-15 μm for height (T12) of via holes (201a, 202a).
As shown in
As shown in
If stress increases in samples #1-#18, there is a concern that cracks or the like will occur. Also, if height (T12) becomes too great, stress will concentrate more in the central portions of via holes (201a, 202a) than in their edges, thus reducing connection reliability. Regarding such concerns, quality was judged for each one of samples #1-#18 and the results are shown in
According to such results, when diameter (T11) is set at 5 μm, the aspect ratio is preferred to be in the range of 0.07-0.17. When diameter (T11) is set at 10 μm, the aspect ratio is preferred to be in the range of 0.14-0.33, more preferably 0.14-0.20. Also, when diameter (T11) is set at 15 μm, the aspect ratio is preferred to be in the range of 0.21-0.30.
Therefore, if diameter (T11) is set in the range of 30-70 μm, the aspect ratio is preferred to be in the range of 0.07-0.33, more preferably 0.07-0.20.
As shown in
Terminal electrodes (210, 220) of electronic component 200 and first conductive layer (110a) are connected by means of via holes (201a, 202a). Namely, other than adhesive (200a), interlayer insulation layers such as interlayer insulation layer (100a) as shown in
When manufacturing wiring board 10 with a built-in electronic component, for example, a series of processes shown in
In step (S11), diameter (T11), height (T12) and aspect ratio of via holes (201a, 202a) are determined. More specifically, the worker determines the following values: diameter (T11) in the range of 30-70 μm; height (T12) in the range of 5-15 μm; and aspect ratio in the range of 0.07-0.33 (see
In step (S12), electronic component 200 is embedded through the steps shown in FIGS. (16A-17C).
Specifically, carrier 1110 having conductive film 1111 is prepared on one side as shown in
Holes are made using a UV laser or the like to penetrate only conductive film 1111 as shown in
As shown in
Electronic component 200 is mounted on opening portions (201b, 202b) as shown in
Specifically, electronic component 200 with terminal electrodes (210, 220) is prepared and the surfaces of terminal electrodes (210, 220) are roughened. After electronic component 200 is mounted on adhesive (200a), electronic component 200 is fixed to that position by adding pressure and heat, for example. During that time, electronic component 200 is pressed down so that the thickness of adhesive (200a) will become uniform under electronic component 200 and voids will not remain inside. Such a process is important to secure the connection reliability of via holes (201a, 202a) in the later process. The surfaces of terminal electrodes (210, 220) are usually roughened when those electrodes are formed. However, according to requirements, the surfaces may be roughened using chemicals or the like after the electrodes are formed.
As shown in
Pressure-pressing (for example, thermal pressing) is conducted as shown in
Carriers (1110, 1210) are removed as shown in
Accordingly, electronic component 200 is embedded in substrate 100. Electronic component 200 is arranged in the hollow section (opening section R11) of substrate 100.
In step (S13) of
More specifically, adhesive (200a) is removed from the surface of conductive film 1111 as shown in
Penetrating holes (210a, 220a) are formed in conductive film 1111 and adhesive (200a) to reach electronic component 200 using a laser or the like as shown, for example, in
As shown in
After thinning conductive films (1121, 1221) to the predetermined thickness according to requirements by half etching, for example, a predetermined lithography process (preliminary treatment, lamination, exposure and development, etching, removal of the film, inner-layer inspection and so forth) is conducted to pattern conductive films (1111, 1121, 1211, 1221) in such a configuration as shown in
Also, electrodes are formed by chemical gold plating or the like according to requirements, and conducts external processing, warping correction, conductivity inspection, exterior inspection and final inspection. In doing so, wiring board 10 with a built-in electronic component is completed as shown in
In the present embodiment, the aspect ratio of via holes (201a, 202a) is set in the range of 0.07-0.33.
By forming via holes (201a, 202a) with a low aspect ratio, stresses exerted on via holes (201a, 202a) will be reduced during a heat cycle in the range of −25° C. to 140° C. Therefore, the connection reliability of via holes (201a, 202a) is excellent.
Height (T12) is reduced without making diameter (T11) of via holes (201a, 202a) too large. Accordingly, substrate 100 into which to build electronic component 200 may be formed thinner.
Also, by lowering height (T12), the gap between the upper surface of electronic component 200 (the surface on the arrow-Y2 side in
In addition, by reducing diameter (T11), the areas required for terminal electrodes (210, 220) of electronic component 200 may be decreased. As a result, electronic components 200 may be arranged with high density.
According to the manufacturing method of the present embodiment, wiring board 10 with a built-in electronic component featuring the above structure may be easily manufactured using a simplified method.
As shown in
Substrate 300 is made from, for example, epoxy resin. The epoxy resin is preferred to contain reinforcing material such as glass fiber or aramid fiber impregnated with resin. The reinforcing material has a smaller thermal expansion coefficient than the primary material (epoxy resin). The thickness of substrate 300 is, for example, 0.1 mm. However, the configuration, thickness, material and so forth of substrate 300 may be modified according to usage requirements or the like.
Substrate 300 has through-holes (301a). On the inner walls of through-holes (301a), conductive film (301b) is formed. In addition, substrate 300 has space (R21) whose configuration corresponds to the external shape of electronic component 400.
On the surfaces (both surfaces) of substrate 300, wiring layers (300a, 300b) are formed respectively. Wiring layer (300a) and wiring layer (300b) are electrically connected to each other by means of conductive film (301b) formed in through-holes (301a).
On the lower surface of substrate 300 (the surface on the arrow-Y1 side), insulation layer 410 and wiring layer 310 are laminated in that order. Also, on the upper surface of substrate 300 (the surface on the arrow-Y2 side), insulation layer 420 and wiring layer 320 are laminated in that order. Insulation layers (410, 420) are made of, for example, cured prepreg. Also, wiring layers (310, 320) are made of, for example, copper-plated film.
Electronic component 400 is arranged in space (R21). Insulation layer 420 fills the boundary portions between electronic component 400 and substrate 300.
Insulation layer 410 is formed to coat the lower surface of electronic component 400 and wiring layer (300a). Here, at the predetermined spots, via holes (410a) in a tapered shape are formed to be connected to wiring layer (300a). On the wall and bottom surfaces of via holes (410a), conductor (410b) is formed; via holes (410a) and conductor (410b) form conformal vias. Then, by means of such conformal vias, wiring layer (300a) and wiring layer 310 are electrically connected.
Meanwhile, insulation layer 420 is formed to coat the upper surface of electronic component 400, wiring layer (300b) and terminal electrodes (400a). Here, at predetermined spots, via holes (420a) are formed in a tapered shape to be connected to wiring layer (300b) and terminal electrodes (400a). On the wall and bottom surfaces of via holes (420a), conductor (420b) is formed; via holes (420a) and conductor (420b) form conformal vias. Then, wiring layer (300b) and terminal electrodes (400a) are electrically connected to wiring layer 320 by means of such conformal vias. Here, wiring layer 320 and conductor (420b) are made of, for example, copper-plated film. Therefore, reliability is high in the connection areas between electronic component 400 and wiring layer 320.
Electronic component 400 is completely enveloped by insulation layers (410, 420). In doing so, electronic component 400 is protected by insulation layers (410, 420) while being fixed to a predetermined position.
Regarding via holes (420a) of electronic component 400, the same as in via holes (201a, 202a) of electronic component 200 described previously, diameter (T21) shown in
For the sake of convenience, only one terminal electrode (400a) is shown in the drawing, and its surrounding structure has been described. However, the same applies to the rest of terminal electrodes (400a) as well.
Wiring 20 with a built-in electronic component may be manufactured by a worker who carries out the series of processes shown in
In step (S12), electronic component 400 is embedded through the steps shown in
More specifically, substrate 300 having through-holes (301a) and conductive film (301b) along with wiring layers (300a, 300b) is prepared as shown in
Space (R21) is formed in substrate 300 by making a hollow section using a laser or the like as shown in
As shown in
As shown in
As shown in
Carrier 2110 is peeled and removed from the lower surface (the surface opposite insulation layer 420) of substrate 300. As shown in
In step (S13) of
Electrodes are formed by chemical gold plating or the like according to requirements, and carries out external processing, warping correction, conductivity inspection, exterior inspection and final inspection. Accordingly, wiring board 20 with a built-in electronic component is complete as shown previously in
The same effects described in the First Embodiment may be achieved in wiring board 20 with a built-in electronic component and its manufacturing method according to the present embodiment.
So far, wiring boards and their manufacturing methods according to the embodiments of the present invention have been described. However, the present invention is not limited to such. For example, the present invention may also be carried out by the following modifications.
Via holes (201a, 202a, 410a, 420a) are not limited to those which form conformal vias. For example, as shown in FIGS. (23A, 23B), those via holes may be filled with conductors (210b, 220b, 410b, 420b) and form filled vias.
Terminal electrodes (210, 220) of electronic component 200 are not limited to those with a U-shape. They may be configured to be a pair of flat-board electrodes sandwiching capacitor body 201.
Any type of electronic component may be used for electronic component 200; for example, other than passive components such as a capacitor, resistor, coil or the like, active components such as an IC chip or the like may also be used.
In the above embodiments, the quality, size, the number of layers and so forth of each layer may also be modified.
For example, to reduce manufacturing costs or the like, wiring board 10 with a built-in electronic component featuring a simple structure as shown previously in
The order of the steps in the above embodiments may be changed within a scope that will not deviate from the gist of the present invention. Also, one or more steps may be omitted according to usage requirements or the like.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
The present application claims the benefits of priority to U.S. Application No. 61/158,123, filed Mar. 6, 2009. The contents of that application are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
61158123 | Mar 2009 | US |