Claims
- 1. A structure comprising:a substrate having a top surface for receiving a die having a plurality of solder bumps on an active surface of said die; a heat spreader situated on a bottom surface of said substrate; a printed circuit board attached to said bottom surface of said substrate, said heat spreader attached to a top surface of said printed circuit board; a first via and a second via in said substrate; said first via providing an electrical connection between a signal pad of said die and said printed circuit board, said second via providing a thermal connection between said die and said heat spreader.
- 2. The structure of claim 1 wherein said die is a semiconductor die.
- 3. The structure of claim 1 wherein said substrate comprises organic material.
- 4. The structure of claim 3 wherein said organic material is selected from the group consisting of polytetrafluoroethylene material and FR4 laminate material.
- 5. The structure of claim 1 wherein said substrate comprises a ceramic material.
- 6. The structure of claim 1 wherein said first via provides an electrical connection between a substrate signal pad and said printed circuit board, wherein said substrate signal pad is electrically connected to said signal pad of said die.
- 7. The structure of claim 6 wherein said first via abuts said substrate signal pad.
- 8. The structure of claim 6 wherein said substrate signal pad is electrically connected to said signal pad of said die by a signal solder bump.
- 9. The structure of claim 1 wherein said first via provides an electrical connection between said signal pad of said die and a land, said land being electrically connected to said printed circuit board.
- 10. The structure of claim 9 wherein said first via abuts said land.
- 11. The structure of claim 1 wherein said first via provides an electrical connection between a substrate signal pad and a land, wherein said substrate signal pad is electrically connected to said signal pad of said die, and wherein said land is electrically connected to said printed circuit board.
- 12. The structure of claim 11 wherein said first via abuts said substrate signal pad and said land.
- 13. The structure of claim 11 wherein said substrate signal pad is electrically connected to said signal pad of said die by a signal solder bump.
- 14. The structure of claim 12 wherein said substrate signal pad is electrically connected to said signal pad of said die by a signal solder bump.
- 15. The structure of claim 1 wherein said first via comprises copper.
- 16. The structure of claim 1 wherein said first via comprises a thermally conductive material.
Parent Case Info
This application is a continuation in part of, and claims benefit of the filing date of, and hereby incorporates fully be reference, the pending parent application entitled “Leadless Chip Carrier Design and Structure” Ser. No. 09/713,834 filed Nov. 15, 2000 and assigned to the assignee of the present application.
US Referenced Citations (24)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2-58358 |
Feb 1990 |
EP |
9-153679 |
Jun 1997 |
EP |
10-313071 |
Nov 1998 |
EP |
10-335521 |
Dec 1998 |
EP |
Non-Patent Literature Citations (1)
Entry |
Fujitsu Limited, Presentation slides regarding “BCC (Bump Chip Carrier),” 24 pages, 1997, United States. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/713834 |
Nov 2000 |
US |
Child |
09/877912 |
|
US |