Claims
- 1. A multi-layer substrate having a semiconductor device, said multi-layer substrate including an upper layer having an input line pattern coupled to said semiconductor device and an output line pattern coupled to said semiconductor device, a lower layer having an output terminal, and at least one intermediate layer formed between said upper layer and said lower layer and having a portion of at least one of said input line pattern and said output line pattern as a circuit pattern thereon, said upper layer, said lower layer and said at least one intermediate layer having through holes through which the lines thereon are connected to one another and to said output terminal, and an opening formed in at least the upper layer of said multilayer substrate, said semiconductor device being mounted in said opening.
- 2. A multi-layer substrate of claim 1, wherein said opening is formed in said upper layer so that said semiconductor device passes through said opening and is mounted on an upper one of said at least one intermediate layer, said semiconductor device being electrically coupled to the lines on said multi-layer substrate by wire bonds.
- 3. An electronic device comprising:
- a panel having a plurality of electronic elements and having panel terminals for receiving signals for driving said electronic elements;
- a plurality of circuit substrates mounted on said panel, each of said circuit substrates comprising a multi-layer substrate that includes:
- a first layer having an input line pattern including input terminals and an output line pattern,
- a second layer having connection terminals coupled to said panel terminals, said first layer and said second layer including through holes through which said output line pattern is coupled to said connection terminals, and
- a semiconductor device mounted on said multi-layer substrate and having inputs coupled to said input line pattern, and outputs coupled to said output line pattern; and
- a connection bus having bus lines coupling the input terminals of said plurality of circuit substrates to one another.
- 4. The electronic device according to claim 3, wherein said connection bus is a flexible circuit board.
- 5. The electronic device according to claim 3, wherein said connection bus is a printed circuit board.
- 6. The electronic device according to claim 5, wherein said printed circuit board includes an opening, said semiconductor device protruding through said opening.
- 7. The electronic device according to claim 5, wherein said electronic elements are pixels, and said electronic device is a display device.
Priority Claims (12)
Number |
Date |
Country |
Kind |
4-239698 |
Sep 1992 |
JPX |
|
5-157323 |
Jun 1993 |
JPX |
|
5-158610 |
Jun 1993 |
JPX |
|
5-158611 |
Jun 1993 |
JPX |
|
5-158612 |
Jun 1993 |
JPX |
|
5-158613 |
Jun 1993 |
JPX |
|
5-163645 |
Jul 1993 |
JPX |
|
5-163646 |
Jul 1993 |
JPX |
|
5-163647 |
Jul 1993 |
JPX |
|
5-163648 |
Jul 1993 |
JPX |
|
5-182924 |
Jul 1993 |
JPX |
|
5-200865 |
Aug 1993 |
JPX |
|
Parent Case Info
This is a Divisional of application Ser. No. 08/117,899 filed Sep. 8, 1993.
US Referenced Citations (9)
Foreign Referenced Citations (18)
Number |
Date |
Country |
0027017 |
Apr 1981 |
EPX |
0149458 |
Jul 1985 |
EPX |
0455233 A2 |
Nov 1991 |
EPX |
3731787A1 |
Mar 1989 |
DEX |
61-221779 |
Oct 1986 |
JPX |
6 321 0 914 |
Sep 1988 |
JPX |
2045998 |
Feb 1990 |
JPX |
02137822 |
May 1990 |
JPX |
0 221 4 826 |
Aug 1990 |
JPX |
2213147 |
Aug 1990 |
JPX |
2223925 |
Sep 1990 |
JPX |
0383019 |
Apr 1991 |
JPX |
4-115227 |
Apr 1992 |
JPX |
4115228 |
Apr 1992 |
JPX |
0 428 3 722 |
Oct 1992 |
JPX |
4283722 |
Oct 1992 |
JPX |
2077036 |
Dec 1981 |
GBX |
WO 8805251 |
Jul 1988 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
117899 |
Sep 1993 |
|