Claims
- 1. A process for fabricating a printed circuit board or card for direct chip attachment which comprises:
- (a) providing a subcomposite which comprises at least one power core and at least one signal plane adjacent to said power core, and plated through holes to electrically connect said at least one power core and said at least one signal plane;
- (b) providing on said subcomposite a layer of dielectric material adjacent said power core and a conductive layer adjacent said dielectric material etching clearance holes into said conductive layer; then applying a layer of photosensitive dielectric, photodeveloping blind vias for subsequent connection to said power core; drilling blind vias for subsequent connection to said signal plane.
- 2. The process of claims 1 wherein said subcomposite is 4S3P triplate structure.
- 3. The process of claim 1 which further includes plating said blind vias with electrically conductive layer.
- 4. The process of claim 3 which comprises providing solder on said blind vias and attaching at least one integrated circuit chip to said solder.
- 5. The process of claim 1 wherein the photodeveloped blind vias are about 0.5 to about 1.5 mils deep and the drilled blind vias are about 6 to about 14 mils deep.
- 6. The process of claim 3 which further comprises directly joining at least one integrated circuit chip to said board or card and wherein said at least one integrated circuit chip is electrically connected to a signal plane and power core of said board or card.
Parent Case Info
This is a divisional application of Ser. No. 08/012,111, filed on Feb. 1, 1993 now U.S. Pat. No. 5,418,689.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2742534 |
Mar 1979 |
DEX |
Non-Patent Literature Citations (1)
Entry |
IBM Tech Disclosure Bulletin vol. 20 No. 12 May 1978 pp. 5172-5174 by W. Fedrowitz et al. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
12111 |
Feb 1993 |
|