1. Field of the Invention
The present invention relates to electronic assemblies, and more particular to printed circuit board (PCB) assemblies including an advanced quad flat no-lead (a-QFN) package attached to a PCB.
2. Description of the Related Art
The attachment of components to printed circuit boards (PCBs) produces printed circuit board assemblies (PCBAs), which can be used as motherboards in computers such as servers, as cards such as graphics cards, and for other purposes. A PCB is a laminated board made of an insulating material such as plastic which contains several layers of metal such as copper separated by insulating material. The metal may function to establish electrical connections between parts mounted on the board, conduct heat, or provide a ground.
One increasingly popular electronic component of PCBAs is an advanced quad flat no-lead (QFN) chip package. An a-QFN chip package is an electronic component encapsulated in plastic or some other insulating material. The a-QFN chip package contains multi rows of IO pads, which are areas in which bare metal is exposed, on each of its four sides (hence, the “quad” in a-QFN) for electrical connectivity with the PCB. An a-QFN chip package also typically contains a thermal pad thereunder, which is an exposed area of metal for conducting heat away from the package. An a-QFN chip package may be light, have a small footprint, and feature good thermal and electrical conductivity. The small footprint conserves space on the PCB, which can be scarce.
Note that due to the multi rows of IO pads in an a-QFN chip package, electrical connections between terminals thereof with bonding pads formed over a PCB, are critical for functionality of a subsequently formed PCB assembly.
Thus, a printed circuit board (PCB) assembly with improved attachment between a printed circuit board (PCB) and an advanced quad flat no-lead (a-QFN) package thereover is provided.
An exemplary PCB assembly comprises a printed circuit board (PCB) comprising a plurality of conductive pads, wherein the conductive pads have a first surface area, and an advanced quad pack no-lead chip (a-QFN) package soldered to the printed circuit board, wherein the QFN package comprises a plurality of leads facing the conductive pads, having a second surface area, wherein a ratio between the second surface area and the first surface area is about 20% to 85% to ensure physical connection between the PCB and the a-QFN package.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
In
Further, as shown in
Next, the a-QFN package 100 is moved toward the PCB 200 and is disposed thereover, and a reflow process (not shown) is then performed under an adequate temperature to transform the solder layers 210 into solder balls 212 to physically and electrically connect the leads 154 and the die pad 152 of the a-QFN package 100 with the conductive pads 204 of the PCB 200. After the reflow process, an exemplary printed circuit board (PCB) assembly 300 with ensured physically connections between leads 154 of the advanced quad flat no-lead (a-QFN) package 100 and the conductive pads 204 of the SMD type PCB 200 is obtained.
In
For the purpose of ensuring physical connections between leads 154 and the conductive pads 204 opposite thereto, a terminal size of the metal layer 158a of the leads 154 is preferably smaller than a terminal size of the conductive pads 204. In one embodiment, the metal layers 158a of the leads 154 may have a diameter/width W3 and a planar surface area A3 (not shown), and the conductive pad 208 of the PCB 200 opposite to the lead 154 may have a diameter/width W4 and a planar surface area A4 (not shown) of. Therefore, a surface area ratio (A3/A4) between the terminal size of the metal layer 158a of the leads 154 and the conductive pad 208 of the PCB 200′ opposite to the leads 154 is about 20% to 85%, and preferably about 50%-80%.
Next, the a-QFN package 100 is moved toward the PCB 200′ and is disposed thereover, and a reflow process (not shown) is then performed under an adequate temperature to transform the solder layers 210 into solder balls 212 to physically and electrically connect the leads 154 and the die pad 152 of the a-QFN package 100 with the conductive pads 204 of the PCB 200′. After the reflow process, an exemplary a printed circuit board (PCB) assembly 300′ with ensured physical connections between leads 154 of the advanced quad flat no-lead (a-QFN) package 100 and the conductive pads 204 of the NSMD type PCB 200′ is obtained.
In the embodiments shown in
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
This application claims the benefit of U.S. Provisional Application No. 61/418,523 filed on Dec. 1, 2010, and U.S. Provisional Application No. 61/423,164 filed on Dec. 15, 2010, the entirety of which are incorporated by reference herein.
Number | Date | Country | |
---|---|---|---|
61418523 | Dec 2010 | US | |
61423164 | Dec 2010 | US |