Claims
- 1. A method for mounting a wirebond chip to a module comprising the steps of:(a) attaching a bottom surface of a capacitive dielectric layer to a top surface of a carrier substrate, (b) bonding a bottom surface of the wirebond chip to a top surface of the capacitive dielectric layer, (c) coupling a plurality of electrical connections on the wirebond chip to a respective plurality of connections on the capacitive dielectric layer, and (d) coupling the bottom surface of the carrier substrate to the module, wherein the wirebond chip and the module may be reworked.
- 2. The method of claim 1, further comprising the steps of:(e) decoupling the bottom surface of the carrier substrate from the module, and (f) coupling a bottom surface of a further carrier substrate having a wirebond chip attached thereto to the module.
- 3. A method for mounting a wirebond chip according to claim 1, there in step (d) comprises the steps of:(d1) providing one of a ball grid array (BGA) and a controlled collapse chip connection (C4) between the bottom surface of the carrier substrate and a surface of the module, (d2) coupling the bottom surface of the carrier substrate to the surface of the module with said one of said BGA and said C4.
- 4. A method for mounting a wirebond chip to a module comprising the steps of:(a) attaching a bottom surface of a capacitive dielectric layer to a top surface of a carrier substrate, (b) bonding a bottom surface of the wirebond chip directly to a top surface of the capacitive dielectric layer, (c) coupling a plurality of electrical connections on the wirebond chip to a respective plurality of connections on the capacitive dielectric layer, and (d) coupling the bottom surface of the carrier substrate to the module, wherein the wirebond chip and the module may be reworked.
- 5. The method of claim 4, further comprising the steps of:(e) decoupling the bottom surface of the carrier substrate from the module, and (f) coupling a bottom surface of a further carrier substrate having a wirebond chip attached thereto to the module.
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 08/879,718, filed on Jun. 20, 1997, which has been allowed.
US Referenced Citations (22)