The present invention relates to a semiconductor chip, and in particular, to a semiconductor chip for use in a semiconductor package including a bump, a stack-type semiconductor package using the semiconductor chip and a method of fabricating the semiconductor chip.
The capacity of semiconductor packages may be increased by using system-on-chip (SoC) and/or system-in-package (SiP) technologies. When these technologies are used, performance, power, costs, and size of semiconductor packages can be continuously improved at a system level.
SiP can be classified into a horizontal placement, a stacked structure, and an embedded structure, according to a physical architecture. From among these structures, a stacked structure may include a wire bonding structure, a combination of wire bonding and flip chip, a package-on-package (PoP) structure, or a terminal through-via structure. Layers of a stack-type semiconductor package having a stacked structure may each have a conductive connection terminal for an electrical connection with other layers, and a conductive connection terminal of a layer may be electrically connected to a conductive connection terminal of another layer.
A conductive connection terminal may be formed in a bump shape on an active surface or inactive surface of a layer. In this regard, conductive connection terminals may be arranged in such a way that when a layer of a stacked semiconductor package is stacked on another layer thereof, a conductive connection terminal of the layer contacts a conductive connection terminal of the another layer. Following the stacking a layer of a stacked semiconductor package on another layer thereof, heat and pressure are applied to the result structure to electrically and physically connect conductive connection terminals that contact each other. In this regard, according to a material for a conductive connection terminal, a specific resistance of the conductive connection terminal may increase and thus, signal power transmitted the respective layers may decrease.
As described above, due to the increase in specific resistances of conductive connection terminals that connect layers of a stack-type semiconductor package, loss of interlayer transmission signal may occur.
In response, to address the problem described above, the present invention provides a semiconductor chip having a conductive connection terminal structure for preventing an increase in specific resistance of a conductive connection terminal and a method of fabricating the same. These purposes are just examples, and the present invention is not limited thereto.
According to an aspect of the present invention, provided is a semiconductor chip. The semiconductor chip includes: a first substrate including a first surface and a second surface; a through-via plug passing through the first substrate; and a first bump including a first conduction layer connected to an end of the through-via plug on the first surface side, a first barrier layer on the first conduction layer, and a first solder layer for connecting the first substrate to a second substrate on the first barrier layer, wherein the first barrier layer includes a barrier material that prevents diffusion of a conductive material of the first conduction layer into the first solder layer.
In this regard, the semiconductor chip may further include a second bump including a second conduction layer connected to an end of the through-via plug on the second surface, a second barrier layer on the second conduction layer, and a second solder layer connecting the first substrate and a third substrate on the second barrier layer, wherein the second barrier layer includes a barrier material that prevents diffusion of a conductive material of the second conduction layer into the second solder layer.
In this regard, a first under bump layer may be further formed between the through-via plug and the first bump, and a second under bump layer is further formed between the through-via plug and the second bump.
The first conduction layer and the second conduction layer may each include Cu, the first solder layer and the second solder layer may each include Sn, and the first barrier layer and the second barrier layer may each include one or more selected from Ni, Ta, TaN, CuNi, TiCuNi, TiCu, NiV, Ti, TiW, and Cr—Cu.
In this regard, a redistribution layer may be further formed between the through-via plug and the first conduction layer, and the through-via plug and the first conduction layer are connected via the redistribution layer. In this regard, a first under bump layer may be further formed between the redistribution layer and the first bump.
In this regard, the end of the through-via plug on the first surface side may protrude from the first surface, and extends to cover a portion of the first surface.
In this regard, a horizontal cross-section size of the end of the through-via plug on the first surface side may be identical to a horizontal cross-section size of the first bump.
In this regard, the first substrate may be a silicon substrate, and a thickness of the first substrate may be in a range of 60 um to 500 um.
According to another aspect of the present invention, provided is an interposer for a semiconductor package. The interposer includes: a dummy substrate that includes a first surface and a second surface and does not include a circuit device therein; a through-via plug passing through the dummy substrate; and a first bump including a first conduction layer connected to an end of the through-via plug on the first surface side, a first barrier layer on the first conduction layer, and a first solder layer for connecting the dummy substrate to a second substrate on the first barrier layer, and wherein the first barrier layer includes a barrier material that prevents diffusion of a conductive material of the first conduction layer into the first solder layer.
In this regard, the interposer may further include a solder bump connected to an end of the through-via plug on the second surface.
In this regard, a first under bump layer may be further formed between the through-via plug and the first bump, and a second under bump layer may be further formed between the through-via plug and the solder bump.
According to another aspect of the present invention, provided is a method of fabricating a semiconductor chip. The method includes: providing a first substrate including a first surface, a second surface, and a through-via plug, wherein the through-via plug passes through the first substrate; forming a first conductive bump on an end of the through-via plug on the first surface; and forming a second conductive bump on an end of the through-via plug on the second surface, wherein the forming of the first conductive bump includes forming a first conduction layer connected to the end of the through-via plug on the first surface side, forming a first barrier layer on the first conduction layer, and forming a first solder layer on the first barrier layer to connect the first substrate and a second substrate.
In this regard, the forming of the second conductive bump may include forming a second conduction layer connected to an end of the through-via plug on the second surface, forming a second barrier layer on the second conduction layer, and forming a second solder layer on the second barrier layer to connect the first substrate to a third substrate.
In this regard, the first barrier layer includes a barrier material that prevents diffusion of a conductive material of the first conduction layer into the first solder layer.
In this regard, the method may further include forming a first under bump connected to an end of the through-via plug on the first surface between the providing of the first substrate and the forming of the first conductive bump; and forming a second under bump layer connected to an end of the through-via plug on the second surface between the providing of the first substrate and the forming of the second conductive bump.
In this regard, the providing of the first substrate may include: forming a through via hole passing through the first substrate, and forming the through-via plug in the through via hole.
In this regard, the first substrate is a silicon substrate, and the first substrate is subjected to grinding to make a thickness thereof to be in a range of 60 um to 500 um.
According to another aspect of the present invention, provided is a method of fabricating an interposer. The method includes: providing a dummy substrate including a first surface, a second surface, and a through-via plug, wherein the through-via plug passes through the dummy substrate; forming a first conductive bump on an end of the through-via plug on the first surface; and forming a second conductive bump on an end of the through-via plug on the second surface, wherein the forming of the first conductive bump includes forming a first conduction layer connected to the end of the through-via plug on the first surface side, forming a first barrier layer on the first conduction layer, and forming a first solder layer on the first barrier layer to connect the dummy substrate and a second substrate.
Embodiments of the present invention provide a semiconductor chip and an interposer each having a structure for preventing an increase in specific resistance of conductive connection terminals that connect layers of a stack-type semiconductor package when the respective layers are stacked, and methods of fabricating the same. The described effect is an example only, and the scope of the present invention is not limited thereto.
The present invention will now be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. The invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of the invention to one of ordinary skill in the art. In the drawings, dimensions of structures illustrated therein may be enlarged or reduced to increase accuracy of the inventive concept.
Referring to
The substrate 205 may be manufactured by using an apparatus and process for fabricating semiconductor chips. For example, the substrate 205 may include a Group IV semiconductor wafer or Groups III to V compound semiconductor wafer. Optionally, the substrate 205 may be provided by polishing a bottom surface of a semiconductor wafer to remove a predetermined thickness thereof.
Through-via plugs 220 may be provided extending through the substrate 205. For example, the through-via plugs 220 may extend from the first surface 202 to the second surface 204 through the substrate 205. For example, the through-via plugs 220 may be perpendicular to the first surface 202 and/or the second surface 204. According to a modified example of the present embodiment, the through-via plugs 220 may extend at a predetermined angle from the first surface 202 to the second surface 204 through the substrate 205. Optionally, the through-via plugs 220 may further extend protruding from the first surface 202 and/or the second surface 204 of the substrate 205.
The through-via plugs 220 may be electrically connected to conductive pads 210.
The number of through-via plugs 220 may be appropriately selected according to a semiconductor chip structure connected to the semiconductor chip 100a, and accordingly, the number of through-via plugs 220 is not limited to the present embodiment. For example, one through-via plug 220 may be provided in the substrate 205 or a plurality of through-via plugs 220 may be provided in the substrate 205. In the latter case, the through-via plugs 220 may be spaced apart from each other.
The through-via plugs 220 may be formed of a conductive material. For example, the through-via plugs 220 may have a stacked structure of barrier metal/barrier material and distribution metal. For example, the barrier metal/barrier material may include a stacked structure of one or more selected from titanium (Ti), cobalt (Co), tantalum (Ta), nickel (Ni), TiN, TaN, TaN, CuNi, TiCuNi, TiCu, NiV, TiW, and Cr—Cu. The distribution metal may include aluminum (Al) or copper (Cu). Such materials that constitute the through-via plugs 220 are examples only, and the present embodiment is not limited thereto.
An isolation insulation layer 120 may be provided between the through-via plugs 220 and the substrate 205. The isolation insulation layer 120 may prevent a direct contact between the through-via plugs 220 and the substrate 205. In
A redistribution layer 140 may be provided to be connected to at least a portion of through-via plugs 220 on the first surface 202 of the substrate 205. For example, the redistribution layers 140 may extend in a predetermined direction from top surfaces of the through-via plugs 220. The redistribution layers 140 may redistribute a distribution from the through-via plugs 220. The redistribution layers 140 may include an appropriate conductive material, for example, Al or Cu. The redistribution layers 140 and the through-via plugs 220 may be formed of a same material or different materials.
The redistribution layers 140 may be connected to a portion or all of the through-via plugs 220 that require redistribution. Accordingly, with respect to a portion of the through-via plugs 220 that does not require redistribution, the redistribution layers 140 may not be connected, or redistribution layers 140 may be disposed on only a portion thereof. Accordingly, the number of redistribution layers 140 may be 1, or 2 or more, and the present embodiment is not limited thereto.
First under bump layers 281 may be provided on the redistribution layers 140 disposed on the first surface 202. The first under bump layers 281 may enhance an adhesive force between the redistribution layers 140 and a first conductive bump 271 when the redistribution layers 140 and the first conductive bump 271 are connected to each other and/or may provide a barrier layer. According to a modified example of the present embodiment, a portion of the first under bump layers 281 may be directly connected to the through-via plugs 220 without the redistribution layers 140. The number of first under bump layers 281 may be 1 or 2 or more, and the present embodiment is not limited thereto.
The first under bump layers 281 may include, as illustrated in
The first under bump layers 281 may have a stacked structure of one or more materials selected from appropriate conductive materials, for example, titanium (Ti), cobalt (Co), tantalum (Ta), nickel (Ni), Cu, Al, TiN, TaN, CuNi, TiCuNi, TiCu, NiV, TiW, and Cr—Cu. For example, when the through-via electrodes 220 and the redistribution layers 140 include Cu, the first under bump layers 281 may have a stacked structure of Ti and Ni, for example, a stacked structure of Ti/Cu/Ni.
The first passivation layer 145 may be provided on the first surface 202 of the substrate 205 to expose at least a portion of top surfaces of the through-via plugs 220.
A second passivation layer 146 may be provided on the first passivation layer 145 and the redistribution layer 140 to expose at least a portion of the redistribution layer 140. The first passivation layer 145 and the second passivation layer 146 may each have a stacked structure of one or two or more selected from appropriate insulating materials, for example, an oxide, a nitride, and an oxynitride.
In
According to embodiments of the present invention, the first surface 202 may be an active surface on which active devices are formed and the second surface 204 may be an inactive surface on which active devices are not formed. In this regard, the first passivation layer 145 and the second passivation layer 146 may be formed on only the active surface and may not be formed on the inactive surface.
Second under bump layers 280 may be provided on the second surface 204 of the substrate 205 to be connected to the through-via plugs 220. For example, the second under bump layer 280 may be disposed on bottom surfaces of the through-via plug 220. The structure of the second under bump layers 280 may be understood by referring to the description presented with respect to the first under bump layers 281, and the first under bump layers 281 and the second under bump layers 280 may be formed of a same material or different materials. The number of second under bump layers 280 may be 1 or 2 or more, and the present embodiment is not limited thereto.
The first conductive bumps 271 on the first surface 202 may be provided on the first under bump layers 281. The first under bump layers 281 may be disposed between the through-via plugs 220 and the first conductive bumps 271 to increase an adhesive force therebetween. Second conductive bumps 270 on the second surface 204 may be provided on the second under bump layers 280. The second under bump layers 280 are interposed between the through-via plugs 220 and the second conductive bumps 270 to increase an adhesive force therebetween. The first conductive bumps 271 and the second conductive bumps 270 may each include a solder layer, a barrier layer, and a conduction layer, and may be referred to as ‘a pillar bump.’
According to the semiconductor chip 100a described above, an adhesive force between the through-via plugs 220 and the second conductive bumps 270 may be enhanced by using the second under bump layers 280.
Furthermore, the second conductive bumps 270 on the second surface 204 may be electrically connected to the first under bump layers 281 on the first surface 202. That is, the semiconductor chip 100a may provide a vertical connection structure.
According to embodiments of the present invention, the semiconductor chip 100a of
According to a modified example of the present embodiment, constituents disposed above the first passivation layer 145 of the semiconductor chip 100a of
According to a modified example of the present embodiment, the second passivation layer 146 may not be formed.
The semiconductor chip 100b of
In
Unlike the semiconductor chip 100a of
The semiconductor chip 100c of
In the semiconductor chip 100c of
The semiconductor chips of
Referring to
The dummy substrate 105 may be formed of various materials, and may be, for example, an insulating substrate, a semiconductor substrate, or a flexible substrate. For example, the dummy substrate 105 may be formed as a semiconductor wafer which is also used as a semiconductor chip. In this regard, the dummy substrate 105 may be manufactured by using an apparatus and process for manufacturing semiconductor chips, leading to a decrease in manufacturing costs of the dummy substrate 105. For example, the dummy substrate 105 may include a Group IV semiconductor wafer or Groups III to V compound semiconductor wafer. Optionally, the dummy substrate 105 may be provided by polishing a bottom surface of a semiconductor wafer to remove a predetermined thickness thereof.
Through-via plugs 130 may be provided passing through the dummy substrate 105. For example, the through-via plugs 130 may extend from the first surface 102 to the second surface 104 through the dummy substrate 105. For example, the through-via plugs 130 may be perpendicular to the first surface 102 and/or the second surface 104. According to a modified example of the present embodiment, the through-via plugs 130 may extend at a predetermined angle from the first surface 102 to the second surface 104 through the substrate 205. Optionally, the through-via plugs 130 may further extend protruding from the first surface 102 and/or the second surface 104 of the dummy substrate 105.
In the present specification, if a substrate includes silicon, ‘through via’ may also be referred to as ‘through silicon via (TSV.)’
The number of through-via plugs 130 may be appropriately selected according to structures of other semiconductor chips or interposers that are connected to the interposer 200b, and accordingly, the present embodiment is not limited thereto. For example, one through-via plug 130 may be provided in the dummy substrate 105 or a plurality of through-via plugs 130 may be provided in the dummy substrate 105. In the latter case, the through-via plugs 130 are spaced apart from each other.
The through-via plugs 130 may be formed of a conductive material. For example, the through-via plugs 130 may have a stacked structure of barrier metal/barrier material and distribution metal. For example, the barrier metal/barrier material may include a stacked structure of one or more selected from Ti, Co, Ta, Ni, TiN, TaN, CuNi, TiCuNi, TiCu, NiV, TiW, and Cr—Cu. The distribution metal may include Al or Cu. Such materials that constitute the through-via plugs 130 are examples only, and the present embodiment is not limited thereto.
An isolation insulation layer 120 may be provided between the through-via plugs 130 and the dummy substrate 105. The isolation insulation layer 120 may prevent a direct contact between the through-via plugs 130 and the dummy substrate 105. The isolation insulation layer 120 may further extend on the first surface 102 and the second surface 104 of the dummy substrate 105.
A redistribution layer 140 may be provided to be connected to at least a portion of through-via plugs 130 on the first surface 102 of the dummy substrate 105. For example, the redistribution layers 140 may extend in a predetermined direction from top or bottom surfaces of through-via plugs 130. The redistribution layers 140 may redistribute a distribution from the through-via plugs 130. For example, although
The redistribution layers 140 may be connected to a portion or all of the through-via plugs 130 that require redistribution. Accordingly, with respect to a portion of the through-via plugs 130 that does not require redistribution, the redistribution layers 140 may not be connected, or redistribution layers 140 may be disposed on only a portion thereof. Accordingly, the number of first under bump layers 140 may be 1 or 2 or more, and the present embodiment is not limited thereto.
The redistribution layers 140 may be formed to be connected to at least a portion of the through-via plugs 130 by using a separate process after the through-via plugs 130 are formed.
Alternatively, the redistribution layers 140 may be integrally formed with the through-via plugs 130 when the through-via plugs 130 are formed. In this regard, a boundary between the redistribution layers 140 and the through-via plugs 130 may not exist.
A connection structure of the through-via plug 130 and the redistribution layer 140 may also be referred to as a ‘through via electrode.’ In addition, according to a modified example of the present embodiment, the interposer 200a may not include the redistribution layers 140, and in this regard, the through-via plug 130 may be referred to as a ‘through via electrode.’
First under bump layers 281 may have the same structure as the first under bump layers 281 described with reference to
The passivation layer 145 may be provided on the first surface 102 of the dummy substrate 105 to expose at least a portion of the redistribution layer 140. The first passivation layer 145 may have a stacked structure of one or two or more selected from appropriate insulating materials, for example, an oxide, a nitride, and an oxynitride. Optionally, the passivation layer 145 may cover the redistribution layer 140 and may expose a top surface of the first under bump layer 281.
According to embodiments of the present invention, the first surface 102 may be an active surface on which active devices are formed and the second surface 104 may be an inactive surface on which active devices are not formed. In this regard, the passivation layer 145 may be formed only on the active surface and may not be formed on the inactive surface.
The second under bump layers 280 may be provided on the second surface 104 of the dummy substrate 105 to be connected to the through-via plugs 130. For example, the second under bump layer 280 may be disposed on a bottom surface of the through-via plug 130. The second under bump layer 280 may be understood by referring to the description presented with reference to the first under bump layer 281, and the second under bump layer 280 and the first under bump layer 281 may be formed of a same material or different materials. The number of second under bump layers 280 may be 1 or 2 or more, and the present embodiment is not limited thereto. According to an embodiment of the present invention, the second under bump layers 280 may have the same structure as the first under bump layers 281.
The first conductive bumps 271 on the first surface 102 may be provided on the first under bump layers 281. The first under bump layers 281 may be disposed between the ‘through-via electrode’ and the first conductive bumps 271 to increase an adhesive force therebetween. Second conductive bumps 290 on the second surface 104 may be provided on the second under bump layers 280. The second under bump layers 280 may be disposed between the ‘through-via electrodes’ and the second conductive bumps 290 to increase an adhesive force therebetween. The ‘through via electrode,’ as described above, may refer to a connection structure of the through-via plug 130 and the redistribution layer 140. If the interposer 200a does not include the redistribution layer 140, the ‘through via electrode’ may refer to the through-via plug 130.
The first conductive bumps 271 may each include a first solder layer 2713, a first conduction layer 2711, and a first barrier layer 2712, and a bump having such a structure may be referred to as a pillar bump. The first barrier layer 2712 may prevent diffusion of a conductive material included in the first conduction layer 2711 into the first solder layer 2713. The conductive material included in the first conduction layer 2711 may be Cu or Al. A cross-section of the pillar bump may be circular, tetragonal, or hexagonal.
The second conductive bumps 290 may include a solder layer, and may be referred to as a solder bump or a solder ball.
Due to the structure of the interposer 200a, the first conductive bumps 271 on the first surface 102 may be electrically connected to the second conductive bumps 290 on the second surface 104. That is, the interposer 200a may provide a vertical connection structure.
When the dummy substrate 105 consists of silicon, a through via plug 130 and/or the ‘through via electrode’ may be referred to as a through silicon via (TSV).
The interposer 200b of
The interposer 200b of
The interposer 200b of
Referring to
The lower semiconductor chip 100c2 and the upper semiconductor chip 100c1 may be different products. For example, one of the lower semiconductor chip 100c2 and the upper semiconductor chip 100c1 may be a logic product and the other one may be a memory product. The stack-type semiconductor package may form a system-in-package (SIP) structure or a system-on-package (SOP) structure.
The lower semiconductor chip 100c2 may include lower through-via electrodes 220c2 passing through a semiconductor substrate 205c2. The lower through-via electrodes 220c2 may further pass by conductive pads 210c2 of the lower semiconductor chip 100c2, and furthermore, contact top surfaces of the conductive pads 210c2. The upper semiconductor chip 100c1 may include upper through-via electrodes 220c1 passing through a semiconductor substrate 205c1. The through-via electrodes 220c1 may further pass by conductive pads 210c1 of the upper semiconductor chip 100c1, and furthermore, may contact top surfaces of the conductive pads 210c1. When the semiconductor substrates 205c1 and 205c2 include silicon, the lower and upper through-via electrodes 220c1 and 220c2 may also be referred to as a through silicon via (TSV) electrode.
Second conductive bumps 270c2 of the lower semiconductor chip 100c2 may contact first conductive bumps 271a of the interposer 200a. Accordingly, the lower semiconductor chip 100c2 may be electrically connected to the interposer 200a. First conductive bumps 271c2 of the lower semiconductor chip 100c2 may contact second conductive bumps 270c1 of the upper semiconductor chip 100c1. Accordingly, the lower semiconductor chip 100c2 may be electrically connected to the upper semiconductor chip 100c1.
In the stack-type semiconductor package described above, one or more semiconductor chips (not shown) may be further provided on the upper semiconductor chip 100a. In addition, one or more interposers (not shown) may be further interposed between the semiconductor chips.
Referring to
Like the description presented with reference to
First conduction bumps 271a of the lower semiconductor chip 100a may contact second conduction bumps 270b of the interposer 200a. Accordingly, the lower semiconductor chip 100a may be electrically connected to the interposer 200a. Second conduction bumps 270c of the upper semiconductor chip 100c may contact the first conduction bumps 270b of the interposer 200b. Accordingly, the lower semiconductor chip 100a and the upper semiconductor chip 100c may be electrically connected to each other.
Other semiconductor chips or interposers may be further stacked under the lower semiconductor chip 100a. When other semiconductor chips or interposers are not stacked under the lower semiconductor chip 100a, the lower semiconductor chip 100a may not have the structure of
In the stack-type semiconductor package described above, one or more semiconductor chips (not shown) may be further provided on the upper semiconductor chip 100c. In addition, one or more interposers (not shown) may be further interposed between the semiconductor chips.
Referring to
The semiconductor chips of
When other semiconductor chips or interposers are not further stacked under the lower semiconductor chip 100a, the semiconductor chip 800 of
Examples of combination of interposer and/or semiconductor chips of
The interposers and semiconductor chips of
As illustrated in
In
As shown in Table 1, since a specific resistance of a Cu6Sn5 layer is 17.5 μΩ-cm, that is, the specific resistance of the Cu6Sn5 layer is very higher than specific resistances of other layers, a thicker Cu6Sn5 layer may lead to a higher resistance of the contact portion of a conductive bump. Accordingly, since the Cu6Sn5 layer is formed by diffusion of Cu into a Sn layer, if the diffusion of Cu into the Sn layer is prevented, generation of the Cu6Sn5 layer may be suppressed.
As described with
However, as illustrated in
Accordingly, when conductive bumps according to an embodiment of the present invention illustrated in
Referring to
Referring to
Since in the case of the laser drilling, a focus is adjustable, the laser drilling may enable formation of the through-via hole 110 without photolithography. On the other hand, when dry etching or wet etching are used, the through-via hole 110 may be optionally formed by using etch mask (not shown) formed by photolithography.
The through-via hole 110 may have a varying shape according to an etching method. For example, the through-via hole 110 may be formed to have a predetermined diameter vertically. According to another embodiment of the present invention, the through-via hole 110 may have a tapered shape that has a varying diameter according to height.
Referring to
For example, the isolation insulation layer 120 may be formed by optionally heat-oxidizing the surface of the substrate 205 exposed by the through-via hole 110. According to another embodiment of the present invention, the isolation insulation layer 120 may be formed by chemical vapor deposition (CVD). The isolation insulation layer 120 may include an oxide layer, a nitride layer, or a stacked structure thereof.
Referring to
Referring to
A barrier layer may be formed by sputtering or CVD. A metal distribution may be formed by sputtering and/or plating. For example, a metal distribution including copper may be typically formed by plating.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
According to an embodiment of the present invention, the substrate 205 of the semiconductor chip may have a thickness of 60 um to 500 um.
Referring to
Referring to
Hereinbefore, an example of a method of fabricating a semiconductor chip of
The description with respect to embodiments of the present invention is provided for the purpose of exemplary illustration and explanation. Accordingly, the present invention is not limited to the embodiments, and within the scope of the present invention, the embodiments may be corrected and modified by, for example, combination thereof by one of ordinary skill in the art.
According to an embodiment of the present invention, a horizontal cross-sectional size of an end of a through-via plug may be identical to a horizontal cross-sectional size of a conductive bump that contacts the end. In this regard, the horizontal cross-section of the end of the through-via plug may be circular, tetragonal, or hexagonal, and a horizontal cross-sectional shape of the conductive bump that contacts the end may correspond to a horizontal cross-sectional shape of the end of the through-via plug.
For example, a horizontal cross-section of the end of the through-via plug and a horizontal cross-section of the conductive bump may be circular. In this regard, when the sizes of the horizontal cross-sections are the same, a stack-type semiconductor package fabricated by stacking the semiconductor chips described above may have a minimized structural defect. This is described with reference to
Referring to
Referring to
When different semiconductor chips or interposers are stacked on particular semiconductor chips of a stack-type semiconductor package, the structure of
Also, the first substrate may be a silicon substrate, and in this regard, a thickness of the first substrate may be in a range of 60 μm to 500 μm.
In the claims of the present invention, a ‘first substrate’ may be the substrate 205 of
The description with respect to the particular embodiments of the present invention is provided for the purpose of exemplary illustration and explanation. Accordingly, the present invention is not limited to the embodiments, and within the scope of the present invention, the embodiments may be corrected and modified by, for example, combination thereof by one of ordinary skill in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2010-0037329 | Apr 2010 | KR | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/KR11/02898 | 4/21/2011 | WO | 00 | 10/22/2012 |