Semiconductor device including leadframe with increased I/O

Information

  • Patent Grant
  • 8299602
  • Patent Number
    8,299,602
  • Date Filed
    Tuesday, October 26, 2010
    14 years ago
  • Date Issued
    Tuesday, October 30, 2012
    12 years ago
Abstract
In accordance with the present invention, there is provided a semiconductor package (e.g., a QFP package) including a uniquely configured leadframe sized and configured to maximize the available number of exposed leads in the semiconductor package. More particularly, the semiconductor package of the present invention includes a generally planar die pad or die paddle defining multiple peripheral edge segments. In addition, the semiconductor package includes a plurality of leads. Some of these leads include exposed bottom surface portions which are provided in at least one row or ring which at least partially circumvents the die pad, with other leads including portions which protrude from respective side surfaces of a package body of the semiconductor package. Connected to the top surface of the die pad is at least one semiconductor die which is electrically connected to at least some of the leads. At least portions of the die pad, the leads, and the semiconductor die are encapsulated by the package body, with at least portions of the bottom surfaces of the die paddle and some of the leads being exposed in a common exterior surface of the package body.
Description
STATEMENT RE: FEDERALLY SPONSORED RESEARCH/DEVELOPMENT

Not Applicable


BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates generally to integrated circuit package technology and, more particularly, to an increased capacity QFP semiconductor package which includes exposed leads and an exposed die pad on the bottom surface of the package body thereof, and additional leads which protrude from side surfaces of the package body.


2. Description of the Related Art


Semiconductor dies are conventionally enclosed in plastic packages that provide protection from hostile environments and enable electrical interconnection between the semiconductor die and an underlying substrate such as a printed circuit board (PCB) or motherboard. The elements of such a package include a metal leadframe, an integrated circuit or semiconductor die, bonding material to attach the semiconductor die to the leadframe, bond wires which electrically connect pads on the semiconductor die to individual leads of the leadframe, and a hard plastic encapsulant material which covers the other components and forms the exterior of the semiconductor package commonly referred to as the package body.


The leadframe is the central supporting structure of such a package, and is typically fabricated by chemically etching or mechanically stamping a metal strip. A portion of the leadframe is internal to the package, i.e., completely surrounded by the plastic encapsulant or package body. Portions of the leads of the leadframe extend externally from the package body or are partially exposed therein for use in electrically connecting the package to another component. In certain semiconductor packages, a portion of the die pad of the leadframe also remains exposed within the package body.


Leadframes for semiconductor packages can be largely classified into copper-based leadframes (copper/iron/phosphorous; 99.8/0.01/0.025), copper alloy-based leadframes (copper/chromium/tin/zinc; 99.0/0.25/0.22), alloy 42-based leadframes (iron/nickel; 58.0/42.0), etc. according to the composition of the elements or materials included in the leadframe. Exemplary semiconductor packages or devices employing leadframes include a through-hole mounting dual type inline package (DIP), a surface mounting type quad flat package (QFP), and a small outline package (SOP).


As indicated above, one type of semiconductor package commonly including a leadframe is a quad flat pack (QFP) package. QFP semiconductor packages or devices are particularly advantageous for their smaller size and superior electrical performance. A typical QFP package comprises a thin, generally square package body defining four peripheral sides of substantially equal length. Protruding from each of the four peripheral sides of the package body are a plurality of leads which each have a generally gull-wing configuration. Portions of the leads are internal to the package body, and are electrically connected to respective ones of the pads or terminals of a semiconductor die also encapsulated within the package body. The semiconductor die is itself mounted to a die pad of the QFP package leadframe. In certain types of QFP packages referred to as QFP exposed pad packages, one surface of the die pad is exposed within the bottom surface of the package body.


In the electronics industry and, in particular, in high frequency applications such hard disk drives, digital television and other consumer electronics, there is an increasing need for QFP exposed pad packages of increased functional capacity, coupled with reduced size. One of the deficiencies of currently known QFP packages is attributable to the length at which the leads protrude from the sides of the package body, such protrusion length resulting in an increase in the overall size of the QFP package and further limiting the number of inputs/outputs (I/O's) which may be included therein. With recent trends toward high integration and high performance semiconductor dies, there is a need for QFP packages to have a larger number of I/O's with excellent thermal and electrical properties. In view of this need, conventional leadframe structures as currently known and integrated into existing QFP packages often prove to be unsatisfactory.


In an attempt to address some of the deficiencies highlighted above in relation to QFP packages, there has been developed in the prior art ball grid array (BGA) and pin grid array (PGA) semiconductor packages or devices which employ the use of laminate, tape, or film circuit boards as opposed to leadframes. These particular types of semiconductor packages provide a relatively large number of I/O's, such I/O's being defined by solder balls or metal pins which are formed on a lower surface of the encapsulant or package body of the package, rather than on the side surfaces of the package body. However, the circuit boards integrated into these types of semiconductor packages are expensive and typically exhibit poor heat sink and electrical performance characteristics in comparison to semiconductor packages employing leadframes. In this regard, semiconductor packages or devices employing leadframes often exhibit good heat sink performance due to the semiconductor die being directly mounted on a metal (e.g., copper) die pad of the leadframe. Further, the die pad of the leadframe can be used as a ground area to improve the electrical properties of the semiconductor package. Such a structure is difficult to achieve in a semiconductor package employing a circuit board.


The present invention provides a QFP exposed pad package which addresses the aforementioned needs by providing increased I/O with a reduced overall size. The QFP package of the present invention includes exposed leads and an exposed die pad on the bottom surface of the package body thereof, and additional leads which protrude from side surfaces of the package body. The QFP package of the present invention is also provided through the use of standard, low-cost leadframe design techniques. These, as well as other features and attributes of the present invention will be discussed in more detail below.


BRIEF SUMMARY OF THE INVENTION

In accordance with the present invention, there is provided a semiconductor package (e.g., a QFP package) including a uniquely configured leadframe sized and configured to maximize the available number of exposed leads in the semiconductor package. More particularly, the semiconductor package of the present invention includes a generally planar die pad or die paddle defining multiple peripheral edge segments. In addition, the semiconductor package includes a plurality of leads. Some of these leads include exposed bottom surface portions which are provided in at least one row or ring which at least partially circumvents the die pad, with other leads including portions which protrude from respective side surfaces of a package body of the semiconductor package. Connected to the top surface of the die pad is at least one semiconductor die which is electrically connected to at least some of the leads. At least portions of the die pad, the leads, and the semiconductor die are encapsulated by the package body, with at least portions of the bottom surfaces of the die paddle and some of the leads being exposed in a common exterior surface of the package body. The leadframe of the semiconductor package is fabricated in accordance with standard, low-cost forming techniques. In accordance with the present invention, sawing, punching, etching, or other material removal processes may be completed during the fabrication of the semiconductor package to effectively electrically isolate various leads from each other within the semiconductor package. The semiconductor package of the present invention may include one or more internal semiconductor dies, depending on functional requirements.


The present invention is best understood by reference to the following detailed description when read in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

These, as well as other features of the present invention, will become more apparent upon reference to the drawings wherein:



FIG. 1A is a top plan view of an unsingulated leadframe which is integrated into a semiconductor package constructed in accordance with the present invention, further depicting a tape layer which may be applied to the leadframe;



FIG. 1B is a bottom plan view of the leadframe shown in FIG. 1;



FIG. 2A is a cross-sectional view of the leadframe taken along line 3-3 of FIG. 2;



FIG. 2B is an enlargement of the encircled region included in FIG. 2A;



FIG. 3 is a partial bottom perspective view of the leadframe shown in FIGS. 1A and 1B;



FIG. 4A is a top plan view of a semiconductor package constructed in accordance with the present invention and including the leadframe shown in FIGS. 1A and 1B subsequent to the singulation thereof;



FIG. 4B is a bottom plan view of the semiconductor package shown in FIG. 4A;



FIG. 4C is a cross-sectional view of the semiconductor package taken along line 4C-4C of FIG. 4A;



FIG. 5 is a flow chart illustrating an exemplary fabrication method for the semiconductor package shown in FIGS. 4A-4C; and



FIGS. 6A-6I are views illustrating an exemplary fabrication method for the semiconductor package shown in FIGS. 4A-4C.





Common reference numerals are used throughout the drawings and detailed description to indicate like elements.


DETAILED DESCRIPTION OF THE INVENTION

Referring now to the drawings wherein the showings are for purposes of illustrating one embodiment of the present invention only, and not for purposes of limiting the same, FIGS. 1A-3 depict a leadframe 100 for integration into a semiconductor package 200 constructed in accordance with the present invention. The semiconductor package 200 is shown in FIGS. 4A-4C.


Referring now to FIGS. 1A-3, the leadframe 100 of the present invention comprises a generally quadrangular (e.g., square) die pad 110 which defines four peripheral edge segments. Protruding laterally from each of the four peripheral edge segments of the die pad 110 is a plurality of pads 120 which are each integrally connected to the die pad 110. Thus, as best seen in FIG. 1B, the pads 120 are segregated into four sets, with each set of the pads 120 protruding outwardly from a respective one of the peripheral edge segments defined by the die pad 110. In the leadframe 100, the pads 120 of each set are arranged at a predetermined pitch and protrude outwardly at a predetermined length from a respective one of the peripheral edge segments of the die pad 110. As is also apparent from FIG. 1B, the pads 120 of each set thereof extend generally perpendicularly relative to a corresponding peripheral edge segment of the die pad 110. The pads 120 are used for purposes which will be described in more detail below.


As best seen in FIG. 1B, the die pad 110 of the leadframe 100 is not of uniform thickness. Rather, formed in a peripheral portion of the bottom surface of the die pad 110 is a half-etched portion 111. More particularly, the half-etched portion 111 is segregated into four segments, with each of these segments extending along a respective one of peripheral edge segments of the die pad 110 and between a respective pair of tie bars 130 which are described in more detail below. The half-etched portion 111 of the die pad 110 is indicated by the hatching shown in FIG. 1B. As will be discussed in more detail below, in the fabrication process for the semiconductor package 200 including the leadfame 100, a semiconductor die is attached to the top surface of the die pad 110 through the use of an adhesive layer, with an encapsulant material thereafter being applied to the semiconductor die and the leadframe 100 to form the package body of the semiconductor package 200. Advantageously, the half-etched portion 111 formed in the peripheral portion of the bottom surface of the die pad 110 as indicated above effectively increases the distance along which moisture must travel to reach the semiconductor die mounted to the top surface of the die pad 110. As a result, such semiconductor die is safely protected against moisture in the completed semiconductor package 200. Additionally, the flow of encapsulant material over the half-etched portion 111 during the formation of the package body of the semiconductor package 200 facilitates the creation of a mechanical interlock between the package body and the die pad 110.


In addition to the die pad 110 including the half-etched portion 111 described above, each of the pads 120 protruding from respective peripheral edge segments of the die pad 110 includes a half etched portion 123 which defines the bottom surface thereof. During the fabrication process for the semiconductor package 200 including the leadframe 100, the encapsulant material used to form the package body of the semiconductor package 200 is able to flow over the half-etched portions 123 of the protruding pads 120, thus resulting in the pads 120 being encapsulated by the package body of the semiconductor package 200 which improves the bonding or mechanical interlock therebetween. The half-etched portions 123 of the pads 120 are also indicated by the hatching shown in FIG. 1B. Additionally, the half-etched portions 123 of the pads 120 extend in generally coplanar relation to the half-etched portion 111 of the die pad 110.


In addition to the pads 120, also integrally connected to the die pad 110 are a plurality of tie bars 130. More particularly, the leadframe 100 includes four tie bars 130 which extend diagonally from respective ones of the four corner regions defined by the die pad 110. As seen in FIGS. 1A and 1B, the tie bars 130 are integrally connected to a generally quadrangular dambar 140 which circumvents the die pad 110 and is disposed in spaced relation thereto. Additionally, each of the tie bars 130 is bent to include a first downset 131 and a second downset 132. The first downset 131 of each tie bar 130 is disposed between the second downset 132 and the die pad 110. Due to the inclusion of the first and second downsets 131, 132 therein, each of the tie bars 130 includes a first segment which is disposed between the die pad 110 and the first downset 131 and extends in generally co-planar relation to the die pad 110, a second segment which extends between the first and second downsets 131, 132 and resides on a plane which is elevated above that of the die pad 110, and a third segment which extends between the second downset 132 and the dambar 140 and resides on a plane which is elevated above that of the second segment. Thus, the first, second and third segments of each tie bar 130 reside on respective ones of three spaced, generally parallel planes, with the plane upon which the second segment resides being disposed between those planes on which respective ones of the first and third segments reside.


As further seen in FIGS. 1A, 1B and 3, the third segment of each of the tie bars 130 may be provided with an opposed pair of integral locking protrusions to assist in the mechanical interlock of the tie bars 130 to the package body of the semiconductor package 200. Additionally, each of the tie bars 130 may include an opposed pair of locking protrusions 134 which are integrally connected to the die pad 110. Each of the locking protrusions 134 includes a half-etched portion 133 which defines the bottom surface thereof. During the fabrication process for the semiconductor package 200 including the leadframe 100, the encapsulant material used to form the package body of the semiconductor package 200 is also able to flow over the half-etched portions 133 of the locking protrusions 134 as well as the third segments including the locking protrusions thereon, thus resulting in portions of the tie bars 130 being encapsulated by the package body of the semiconductor package 200 which improves the bonding or mechanical interlock therebetween. The half-etched portions 133 of the locking protrusions 134 of the tie bars 130 are also indicated by the hatching shown in FIG. 1B.


As indicated above, the tie bars 130 are integrally connected to the dambar 140 which circumvents the die pad 110. In the leadframe 100, the dambar 140 is provided in the form of a substantially quadrangular (e.g., square) ring which interconnects the distal ends of the tie bars 130, thus resulting in the dambar 140 extending in generally coplanar relation to the third segments of the tie bars 130. More particularly, as best seen in FIGS. 1A and 1B, the dambar 140 defines four peripheral segments which extend in spaced, generally parallel relation to respective ones of the peripheral edge segments of the die pad 110. In a fabrication process for the semiconductor package which will be described in more detail below, the dambar 140 is singulated or removed from the leadframe 100 to electrically isolate other structural features of the leadframe 100 from each other.


The leadframe 100 of the semiconductor package 200 further comprises a plurality of first leads 150 which are integrally connected to the dambar 140 and extend inwardly toward the die pad 110. More particularly, the first leads 150 are segregated into four sets, with the first leads 150 of each set being integrally connected to an extending generally perpendicularly from a respective one of the four peripheral segments defined by the dambar 140. The first leads 150 of each set are also arranged at a predetermined pitch and are each of a predetermined length. As is apparent from FIG. 1B, the first leads 150 are not in electrical contact with the die pad 110 or any of the pads 120. Rather, the distal end of each of the first leads 150 is positioned between an adjacent pair of the pads 120 in spaced relation thereto and to the die pad 110, as indicated above.


As seen in FIGS. 1A-3, each of the first leads 150 is bent to include a first downset 151 and a second downset 152. The first downset 151 of each first lead 150 is disposed between the second downset 152 and the die pad 110. Due to the inclusion of the first and second downsets 151, 152 therein, each of the first leads 150 includes a first segment which is disposed between the die pad 110 and the first downset 151 and extends in generally co-planar relation to the die pad 110, a second segment which extends between the first and second downsets 151, 152 and resides on a plane which is elevated above that of the die pad 110, and a third segment which extends between the second downset 152 and the dambar 140 and resides on a plane which is elevated above that of the second segment. Thus, the first, second and third segments of each first lead 150 reside on respective ones of three spaced, generally parallel planes, with the plane upon which the second segment resides being disposed between those planes on which respective ones of the first and third segments reside.


As best seen in FIGS. 2A and 2B, formed in the bottom surface of the first segment of each first lead 150 is a first half-etched portion 153 and a second half-etched portion 154. The first half-etched portion 153 extends to the inner, distal end of the first lead 150 defined by the first segment thereof, and resides between an adjacent pair of the pads 120. The second half-etched portion 154 is disposed in spaced relation to the first half-etched portion 153, and extends to the first downset 151. As a result of the formation of the first and second half-etched portions 153, 154 within the bottom surface of the first segment of each of the first leads 150, the non-etched portion of the bottom surface of the first segment of each first lead 150 defines a generally planar land 155 which extends between the first and second half-etched portions 153, 154. As is most apparent from FIG. 2B, the land 155 defined by each first lead 150 extends in generally co-planar relation to the generally planar bottom surface of the die pad 110 which is circumvented by the half-etched portion 111. Along these lines, the first segment of each first lead 150 further defines a generally planar top surface 157 which extends in generally co-planar relation to the generally planar top surface of the die pad 110. Further, as is also apparent from FIG. 2B, the first half-etched portion 153 of the first segment of each first lead 150 may extend in generally co-planar relation to the half-etched portion 111 of the die pad 110.


In the leadframe 100 of the present invention, it is contemplated that the first and second half-etched portions 153, 154 of each of the first leads 150 can be formed by either half-etching as described above, or alternatively by forging. During the fabrication process for the semiconductor package 200 including the leadframe 100, the encapsulant material used to form the package body of the semiconductor package 200 is able to flow over the first and second half-etched portions 153, 154, thus facilitating a strong mechanical bond or interlock between each of the first leads 150 and the package body despite the land 155 defined by each first lead 150 being exposed in such package body. The first and second half-etched portions 153, 154 of each first lead 150 also serve to prevent insufficient filling or complete separation of the package body in the vicinity of the lands 155, and further serve to fix the first leads 150 within the package body such that the lands 155 do not protrude from the bottom surface of the package body, but rather are substantially flush or continuous therewith as will be described in more detail below.


In addition to defining the land 155, each of the first leads 150 further includes a wire bonding area 156 defined by the top surface of the second segment thereof which, as indicated above, extends between the first and second downsets 151, 152. Thus, as will be recognized, the wire bonding area 156 is situated at a higher level than the die pad 110. As will be discussed in more detail below, the wire bonding area 156 of each of the first leads 150 provides an area for the electrical bonding of conductive wires.


The leadframe 100 constructed in accordance with the present invention further comprises a plurality of second leads 160 which are integrally connected to the dambar 140. Each of the second leads 160 includes an inner portion 169 which extends inwardly from the dambar 140 toward the die pad 110 in spaced relation thereto, and an outer portion 170 which extends outwardly from the dambar 140 away from the die pad 110. The second leads 160, like the first leads 150, are preferably segregated into four sets, with each set of the second leads 160 extending between an adjacent pair of the tie bars 130. The second leads 160 of each set also extend generally perpendicularly relative to a respective one of the peripheral segments of the dambar 140 at a predetermined length, the second leads 160 of each set also being arranged at a predetermined pitch. As is apparent from FIGS. 1A and 1B, certain ones of the second leads 160 of each set have a generally linear configuration, and extend partially between a respective, adjacent pair of the first leads 150 in spaced relation thereto. For those second leads 160 of each set which do not extend between an adjacent pair of the first leads 150, the inner portion 169 thereof preferably has an angled portion so as to be disposed closer to a respective one of the peripheral edge segments of the die pad 110.


In the leadframe 100, the inner portion 169 of each of the second leads 160 which has a generally straight or linear configuration and extends between an adjacent pair of the first leads 150 is preferably bent to include a downset 161. Due to the inclusion of the downset 161 therein, each inner portion 169 includes a first segment which is disposed between the downset 161 and the die pad 110, and a second segment which extends between the downset 161 and the dambar 140. The first segments of the inner portions 169 preferably reside on the same plane as the second segments of the first leads 150. Similarly, the second segments of the inner portions 169 preferably reside on the same plane as the third segments of the first leads 150 and the dambar 140. In this regard, each of the inner portions 169 includes a wire bonding area 166 which is defined by the top surface of the first segment thereof and extends from the downset 161 to the distal end of the inner portion 169 defined by the first segment. The wire bonding areas 166 of the inner portions 169 of the second leads 160 extend in generally co-planar relation to the wire bonding areas 156 of the first leads 150. Like the wire bonding areas 156 of the first leads 150, the wire bonding areas 166 of the inner portions 169 of the second leads 160 provide areas for the electrical bonding of conductive wires, as will be described in more detail below. In the leadframe 100, it is contemplated that for ease of wire bonding, gold or silver may be plated on the wire bonding areas 156, 166. Alternatively, the leadframe 100 may a pre-plated leadframe (PPF) to provide enhance wire bonding areas.


In the leadframe 100, the outer portions 170 of the second leads 160, the dambar 140, the second segments of the inner portions 169 of the second leads 160, and the third segments of the first leads 150 all reside on a common plane. In the process of fabricating the semiconductor package 200 as will be described in more detail below, the dambar 140 is ultimately singulated in a manner wherein the second leads 160 are electrically isolated from each other. The singulation of the dambar 140 also occurs in a manner wherein the first leads 150 are electrically isolated from each other, and from the second leads 160.


The leadframe 100 of the semiconductor package 200 may be fabricated from a conventional metal material, such as copper, copper alloy, steel plated with copper, or a functional equivalent. However, those of ordinary skill in the art will recognize that the present invention is not limited to any particular material for the leadframe 100. Additionally, the number of pads 120, first leads 150 and second leads 160 shown in FIGS. 1A and 1B is for illustrative purposes only, and may be modified according to application field. Along these lines, the pads 120, first leads 150 and second leads 160 may have designs or configurations varying from those shown in FIGS. 1A-3 without departing from the spirit and scope of the present invention. Additionally, though the pads 120, first leads 150 and second leads 160 are each shown as each being segregated into four sets, it will be recognized that fewer sets of the pads 120, first leads 150 and second leads 160 may be provided, and may be arranged along any combination of two or three of the peripheral sides of the die pad 110. Moreover, less than four tie bars 130 may be included in the leadframe 100, extending to respective corners of the die pad 110 in any combination. It is further contemplated that the leadframe 100 may be fabricated through the implementation of a chemical etching process or alternatively a mechanical stamping process.


As seen in FIGS. 1A, 2A and 2B, it is contemplated that the leadframe 100 constructed in accordance with the present invention may include a tape layer 180 which is adhered to the top surfaces of the pads 120 and to the top surfaces 157 of the first segments of the first leads 150. In addition to being attached to the top surfaces of the pads 120 and the top surfaces 157 of the first segments of the first leads 150, the tape layer 180 may also be adhered to a peripheral portion of the top surface of the die pad 110. It will also be appreciated that the tape layer 180 can also optionally be adhered to the top surfaces of the tie bars 130. The tape layer 180 is an optional element of the leadframe 100 and the semiconductor package 200 fabricated to include the same. Additionally, the shape of the tape layer 180 shown in FIG. 1A is exemplary only, in that the tape layer 180 may consist of separate segments rather than a continuous quadrangular frame as depicted.


The tape layer 180, if included in the leadframe 100, is used to prevent the first leads 150 from undergoing any deformation or variation in position during the fabrication process related to the semiconductor package 200. If included in the leadframe 100, it is contemplated that the tape layer 180 will have a multi-layer structure. More particularly, as seen in FIG. 2B, it is contemplated that the tape layer 180 will include an adhesive layer 181, an insulating layer 182, a metal layer 183 and a plating layer 184. The adhesive layer 181 is adhered to the peripheral portion of the top surface of the die pad 110, the top surfaces of the pads 120, the top surfaces of the first segments of the tie bars 130, and the top surfaces 157 of the first segments of the first leads 150. The insulating layer 182 is formed on the adhesive layer 181 and may comprise a polyimide or an equivalent thereto. The metal layer 183 is formed on the insulating layer 182 and may be fabricated from a highly conductive copper material or an equivalent thereto. The plating layer 184 is formed on the metal layer 183, and may comprise gold, silver, nickel, palladium, or a PPF plating layer. The tape layer 180 having the metal layer 183 and the plating layer 184 is preferably provided in the form of a ring, and may be combined with regions related to power supply or ground. This combination enables efficient arrangement of the first leads 150 and the second leads 160. Those of ordinary skill in the art will recognize that the tape layer 180 may be configured to exclude the metal layer 183 and the plating layer 184. In this case, the tape layer 180 would serve only to prevent the first leads 150 from being deformed during the fabrication process for the semiconductor package 200 including the leadframe 100, as indicated above.


Referring now to FIGS. 4A-4C, the semiconductor package 200 as fabricated to include the leadframe 100 is shown in detail. As will be recognized by those of ordinary skill in the art, in the completed semiconductor package shown in FIGS. 4A-4C, the dambar 140 is singulated or removed from the leadframe 100 to facilitate the electrical isolation of the various structural features of the leadframe 100 from each other. More particularly, the dambar 140 is singulated in a manner wherein the second leads 160 are electrically isolated from each other. The singulation of the dambar 140 also occurs in a manner wherein the first leads 150 are electrically isolated from each other, and from the second leads.


In the semiconductor package 200, a semiconductor die 210 is attached to the top surface of the die pad 110 through the use of an adhesive layer or an adhesive tape 201. The semiconductor die 210 includes a plurality of bond pads 211 which are disposed on the top surface thereof opposite the bottom surface adhered to the adhesive tape 201. The bond pads 211 are used to deliver and receive electrical signals.


The semiconductor package 200 further comprises a plurality of conductive wires 220 which are used to electrically connect the bond pads 211 of the semiconductor die 210 to respective ones of the first leads 150 and the second leads 160. The conductive wires 220 may be fabricated from aluminum, copper, gold, silver, or a functional equivalent. However, those of ordinary skill in the art will recognize that the present invention is not limited to any particular material for the wires 220. If the tape layer 180 is included with the leadframe 100 and ultimately included in the semiconductor package 200, the conductive wires 220 may also be used to electrically connect the bond pads 211 of the semiconductor die 210 to the plating layer 184 of the tape layer 180 and to electrically connect the plating layer 184 to one or more of the first leads 150 and/or one or more of the second leads 160. Thus, the tape layer 180 having the plating layer 184 serves to combine power supply or ground signals if included in the semiconductor package 200. One or more conductive wires 220 may also be used to electrically connect one or more bond pads 211 of the semiconductor die 210 directly to the die pad 110. In this regard, though not shown, the peripheral edge portion of the top surface or the entire top surface of the die pad 110 may be plated and bonded with conductive wires 220, allowing for the use of the plated die pad 110 as a ground region.


In the semiconductor package 200, in electrically connecting the bond pads 211 to the first leads 150, it is contemplated that the conductive wires 220 will be extended from the bond pads 211 to the wire bonding areas 156 defined by the second segments of respective ones of the first leads 150. However, in the event that the tape layer 180 is not included with the leadframe 100 and thus not included in the semiconductor package 200, it is contemplated that the electrical connection of the bond pads 211 of the semiconductor die 210 to the first leads 150 may be facilitated by extending the conductive wires 220 between the bond pads 211 and the top surfaces 157 of the first segments of respective ones of the first leads 150. The electrical connection of the bond pads 211 of the semiconductor die 210 to the second leads 160 is preferably facilitated by extending the conductive wires 220 from the bond pads 211 to the wire bonding areas 166 defined by the first segments of respective ones of the inner portions 169 of the second leads 160. Since the wire bonding areas 156 of the first leads 150 extend in generally co-planar relation to the wire bonding areas 166 of the inner portions 169 of the second leads 160, the conductive wires 220 can be bonded to the wire bonding areas 156, 166 by repeatedly reciprocating capillaries at the same height to maintain constant wiring bonding quality.


In the semiconductor package 200, the die pad 110, the pads 120, the tie bars 130, the first leads 150, the second leads 160, the semiconductor die 210 and the conductive wires 220 are at least partially encapsulated or covered by an encapsulant material which, upon hardening, forms the package body 230 of the semiconductor package 200. More particularly, the package body 230 covers the entirety of the die pad 210 except for the bottom surface thereof which is circumvented by the half-etched portion 111. The package body 230 also covers the entirety of each of the first leads 150 except for the land 155 defined thereby and a small portion of the third segment thereof. The package body 230 also covers the entirety of each of the inner portions 169 of the second leads 160 except for a small portion of the second segment thereof. The entirety of each of the tie bars 130 is also covered by the package body 230, except for the bottom surface of the first segment of each tie bar 130 which extends in generally co-planar relation to the bottom surface of the die pad 110 and the lands 155 defined by the first leads 150. The outer portions 170 of the second leads 160 of the leadframe 100 are not covered by the package body 230. The dambar 140 is also not covered by the package body 230 so that it may be removed from the leadframe 100.


Since, in the completed package body 230, the pads 120 are completely covered by the package body 230, increased bonding is achieved between the die pad 110 and the package body 230, with the pads 120 also improving heat sink performance. Additionally, since the first and second half-etched portions 153, 154 of each of the first leads 150 are positioned within the package body 230, increased bonding strength is achieved between the first leads 150 and the package body 230. Further, the inclusion of the first and second half-etched portions 153, 154 in each of the first leads 150 makes it difficult for the encapsulant material used to form the package body 230 to reach the lands 155 during the process of forming the package body 230. As a result, no flashing typically occurs on the lands 155. Without the second half-etched portions 154 within the first leads 150, the interfacial regions between the first downsets 151 and the lands 155 would be rounded, which could result in the encapsulant material covering the lands 155 to a considerable extent along the rounded surfaces, thus potentially making the shape of the exposed portions of the lands 155 irregular or causing the lands 155 to be buried by the package body 230. Since the second half-etched portions 154 are formed as steps between the first downsets 151 and the lands 155 in the first leads 150, it is difficult for the encapsulant material used to form the package body 230 to reach the lands 155 via the second half-etched portions 154, which makes the shape of the exposed lands 155 uniform (e.g., substantially quadrangular). However, those of ordinary skill in the art will recognize that the lands 155 may have shapes other than for a quadrangular shape, e.g., oval, circular.


Due to the structural attributes of the fully formed package body 230, the generally planar bottom surface of the die pad 110 is exposed in and substantially flush with the generally planar bottom surface 232 of the package body 230, as are the generally planar bottom surfaces of the first segments of the tie bars 130. Similarly, the generally planar land 155 defined by each first lead 150 is exposed in and substantially flush with the bottom surface 232 of the package body 230. The outer portins 170 of the second leads 160 of each set thereof protrude laterally outward from respective side surfaces 231 of the package body 230. As seen in FIGS. 4A-4C, the exposed outer portions 170 may be bent to assume a gull-winged configuration to allow the same to be electrically connected to an underlying substrate such as a printed circuit board. As indicated above, in order to complete the fabrication of the semiconductor package 200 to allow the same to assume the configuration shown in FIGS. 4A-4C, the dambar 140 must be removed from the leadframe 100 to facilitate the electrical isolation of the first leads 150 and the second leads 160 from each other as explained above. In this regard, it is contemplated that a conventionally known debarring process may be implemented to remove the dambar 140. The completion of such debarring process results in each of the first leads 150 defining an outer, distal end which is exposed in and substantially flush with a respective side surface 231 defined by the package body 230.


In the semiconductor package 200, the wire bonding areas 156, 166 to which the conductive wires 220 are extended can prevent sweeping and shorting of the conductive wires 220 arising from the flow of the encapsulant material during the process of forming the package body 230. Additionally, as explained above, the tape layer 180 is intended to prevent the first leads 150 from undergoing any deformation or variation in position during the fabrication process related to the semiconductor package 200, including the formation of the package body 230 thereof. As also previously explained, the tape layer 180, if included in the leadframe 100, is adhered to the top surfaces of the pads 120, the top surfaces 157 of the first segments of the first leads 150, the peripheral portion of the top surface of the die pad 110, and the top surfaces of the first segments of the tie bars 130. During the process of fabricating the semiconductor package 200, the pads 120 serve to inhibit the deformation of the tape layer 180 in vertical and horizontal directions which could otherwise result from the shrinkage and expansion of the tape layer 180. The inhibition of the deformation of the tape layer 180 in turn inhibits variations in the positions of the first leads 150. In this regard, the first leads 150 may be moved in slight increments in horizontal and/or vertical directions due to the shrinkage and expansion of the tape layer 180 during the process of fabricating the semiconductor package 200. The pads 120 serve to reduce the shrinkage and expansion of the tape layer 180 so that the flatness of the lands 155 of the first leads 150 can be substantially maintained during the fabrication process. The flatness of the lands 155 is a very important factor. More particularly, if the flatness of the lands 155 is not uniform, a large amount of flash may occur on the lands 155 during the process of fabricating the package body 230. The flash would impede the mounting of the completed semiconductor package 200 to an underlying substrate, and thus would require the completion of an added deflashing step to mechanically or chemically remove the flash. In addition to supporting the tape layer 180, the pads 120 further play a role in improving the heat sink performance of the die pad 110 in the completed semiconductor package 200.


As indicated above, the outer portions 170 of the second leads 160 are exposed in the semiconductor package 200, as are the lands 155 defined by the first leads 150. As a result, the lands 155 are capable of being mounted to the surface of an underlying substrate such as a printed circuit board through the use of, for example, a soldering technique. Electrical signals are routed between the lands 155 and the semiconductor die 210 by the corresponding first leads 150 and conductive wires 220. Similarly, electrical signals may be routed from the semiconductor die 210 to the outer portions 170 by the corresponding inner portions 169 and conductive wires 220. Like the lands 155, the outer portions 170 of the second leads 160 may be surface mounted to an underlying substrate such as a printed circuit board through the use of, for example, a soldering technique. Since the leadframe 100 of the semiconductor package 200 is configured to provide the outer portions 170 of the second leads 160 which protrude from the side surfaces 231 of the package body 230 and the lands 155 which are exposed in the bottom surface 232 of the package body 230, the number of I/O's in the leadframe 100 increases in proportion to the number of the second leads 160 and the lands 155.


Referring now to FIG. 5, there is provided a flow chart which sets forth an exemplary method for fabricating the semiconductor package 200 of the present invention. The method comprises the steps of preparing the leadframe (S1), semiconductor die attachment (S2), wire bonding (S3), encapsulation (S4), chemical deflashing (S5), trimming (S6), solder plating (S7), marking (S8), and forming and singulation (S9). FIGS. 6A-6I provide illustrations corresponding to these particular steps, as will be discussed in more detail below.


Referring now to FIG. 6A, in the initial step S1 of the fabrication process for the semiconductor package 200, the leadframe 100 having the above-described structural attributes is provided. Thereafter, as illustrated in FIG. 6B, step S2 is completed wherein the semiconductor die 210 having the bond pads 211 is attached to the top surface of the die pad 110 of the leadframe 100 through the use of the adhesive layer 201. As indicated above, the adhesive layer 201 can be selected from well known liquid epoxy adhesives, adhesive films and adhesive tapes, as well as equivalents thereto.


Referring now to FIGS. 6C and 6D, in the next step S3 of the fabrication process, the conductive wires 220 are used to electrically interconnect the semiconductor die 210 to the leadframe 100 in the aforementioned manner. Specifically, the bond pads 211 of the semiconductor die 210 are electrically connected to the first leads 150 and the second leads 160. As also shown in FIGS. 6C and 6D, conductive wires 220 are also used to electrically connect the bond pads 211 of the semiconductor die 210 to the plating layer 184 of the tape; layer 180, and to electrically connect the plating layer 184 to at least one of the first leads 150.


Referring now to FIGS. 6E and 6F, in the next step S4 of the fabrication process for the semiconductor package 200, portions of the leadframe 100, the tape layer 180, the semiconductor die 210 and the conductive wires 220 are encapsulated with an encapsulant material which, upon hardening, forms the package body 230 of the semiconductor package 200. More particularly, the package body 230 covers the entirety of the die pad 210 except for the bottom surface thereof which is circumvented by the half-etched portion 111. The package body 230 also covers the entirety of each of the first leads 150 except for the land 155 defined thereby and a small portion of the third segment thereof. The package body 230 also covers the entirety of each of the inner portion 169 of each of the second leads 160 except for a small portion of the second segment thereof. The entirety of each of the tie bars 130 is also covered by the package body 230, except for the bottom surface of the first segment of each tie bar 130 which extends in generally co-planar relation to the bottom surface of the die pad 110 and the lands 155 defined by the first leads 150. The outer portions 170 of the second leads 160 of the leadframe 100 are not covered by the package body 230. The dambar 140 is also not covered by the package body 230 so that it may be removed from the leadframe 100. Subsequent to the formation of the package body 230 in step S4, chemical deflashing (step S5) may be performed if films of flash (a resin component of the encapsulant material) are formed on the bottom surface of the die pad 110 and upon the lands 155. If such thin films of flash are present as could impede the ability to mount the semiconductor package 200 to an underlying substrate, the removal of such flash films by a chemical etching method is required.


Referring now to FIGS. 6G and 6H, in the next step S6 of the fabrication process for the semiconductor package 200, the dambar 140 is trimmed or removed by cutting so that the first leads 150 and the second leads 160 are electrically isolated from each other in the above described manner. As previously explained, the dambar 140 is positioned outside of the package body 230 to allow for the removal thereof from the leadframe 100, and is removed by cutting the same with dambar cutting tools 149. In addition, as also previously described, portions of the first leads 150 protruding from the side surfaces 231 of the package body 230 are also completely removed during the trimming process.


Upon the completion of step S6, a solder plating step (step S7) may also be performed in the fabrication process for the semiconductor package 200. More particularly, after the dambar 140 and portions of the first leads 150 have been removed using the dambar cutting tools 149, some metal areas of the leadframe 100 susceptible to oxidation are exposed to air. Since the leadframe 100 is typically made of copper, the same is susceptible to oxidation. In order to prevent the oxidation of the exposed metal areas of the leadframe 100, all elements (e.g. the first leads 150) of the leadframe 100 exposed outside of the encapsulant 230 may be plated by soldering. Subsequent to the completion of any such solder plating step (step S7), a marking step (step S8) may be performed upon the semiconductor package 200. More particularly, ink or a laser may be used to mark the product name, the manufacturer of the semiconductor package 200, etc. on a prescribed surface of the package body 230.


Referring now to FIG. 6I, in the next step S9 of the fabrication process for the semiconductor package 200, the outer portions 170 of the second leads 160 protruding from the package body 230 are formed in appropriate shapes. Specifically, the outer portions 170 protruding from the side surfaces 231 of the package body 230 may be formed into predetermined shapes using a lead forming tool (not shown) to allow the semiconductor package 200 to have a shape suitable for mounting to an external unit or an underlying substrate. Although the outer portions 170 of the second leads 160 are depicted as being formed outwardly relative to the package body 230 in FIG. 6I, those of ordinary skill in the art will recognize that the outer portions 170 can alternatively be formed downwardly and inwardly relative to the package body 230. Thereafter, portions of the tie bars 130 protruding outwardly from the package body 230 are cut to separate the semiconductor package 200 from the leadframe 100.


This disclosure provides exemplary embodiments of the present invention. The scope of the present invention is not limited by these exemplary embodiments. Numerous variations, whether explicitly provided for by the specification or implied by the specification, such as variations in structure, dimension, type of material and manufacturing process may be implemented by one of skill in the art in view of this disclosure.

Claims
  • 1. A semiconductor package comprising: a generally planar die pad defining multiple peripheral edge segments;a plurality of leads, at least some of which include at least one downset formed therein, the leads being segregated into at least two sets which extend along respective ones of at least two peripheral edge segments of the die pad;a conductive tape layer attached to at least some of the leads;a semiconductor die attached to the die pad and electrically connected to at least one of the leads, and to the tape layer;a package body defining a generally planar bottom surface and a side surface, the package body at least partially encapsulating the leads, the tape layer, and the semiconductor die such that the downsets of the leads and the tap layer are covered by the package body, and at least portions of the die pad and at least some of the leads are exposed in and substantially flush with the bottom surface of the package body.
  • 2. The semiconductor package of claim 1 wherein the die pad has a generally quadrangular configuration, and the leads are segregated into at least four sets which each extend along a respective one of the peripheral edge segments of the die pad.
  • 3. The semiconductor package of claim 1 wherein the semiconductor die is electrically connected to the leads and the tape layer by conductive wires which are covered by the package body.
  • 4. The semiconductor package of claim 3 wherein: at least some of the leads each include first and second downsets formed therein in spaced relation to each other, a first segment, a second segment which defines a wire bond zone, and a third segment, the first segment being disposed between the first downset and the die pad and defining a land which is exposed in the bottom surface of the package body, the first downset extending between the first and second segments, and the second downset extending between the second and third segments;the tape layer is attached to the first segments of at least some of those leads which have the first and second downsets formed therein; andthe conductive wires extend from the semiconductor die to respective one of the wire bond zones of at least some of the leads, and to the tape layer.
  • 5. The semiconductor package of claim 4 wherein the first segment of each of the leads which have the first and second downsets formed therein includes a top surface, a bottom surface which defines the land, a first surface which is recessed relative to the bottom surface and covered by the package body, and a second surface which is recessed relative to the bottom surface and covered by the package body, the land being disposed between the first and second surfaces, with the tape layer being attached to the top surfaces of at least some of the first segments.
  • 6. The semiconductor package of claim 4 wherein the die pad further includes a plurality of pads integrally connected to and extending perpendicularly from at least one of the peripheral edge segments thereof, the tape layer further being attached to at least some of the pads.
  • 7. The semiconductor package of claim 6 wherein: the die pad defines opposed, generally planar top and bottom surfaces;each of the pads has a top surface which extends in generally coplanar relation to the top surface of the die pad and a bottom surface which is recessed relative to the bottom surface of the die pad;each of the pads is covered by the package body; andthe tape layer is attached to the top surfaces of at least some of the pads and a peripheral portion of the top surface of the die pad.
  • 8. The semiconductor package of claim 7 wherein the die pad includes a first surface which is recessed relative to the bottom surface thereof and is generally coplanar with the bottom surfaces of the pads, the first surface of the die pad being covered by the package body.
  • 9. The semiconductor package of claim 7 wherein the pads are segregated into at least four sets which extend from respective ones of the peripheral edge segments of the die pad.
  • 10. The semiconductor package of claim 9 wherein a portion of the first segment of each of the leads which have the first and second downsets formed therein is disposed between an adjacent pair of the pads.
  • 11. The semiconductor package of claim 6 wherein: the die pad, the pads, and the first segments of the leads which have the first and second downsets formed therein extend along a first plane;the wire bond zones of the leads which have the first and second downsets formed therein extend along a second plane which is disposed in spaced, generally parallel relation to the first plane; andthe third segments of the leads which have the first and second downsets formed therein extend along a third plane which is disposed in spaced, generally parallel relation to the second plane such that the second plane extends between the first and third planes.
  • 12. The semiconductor package of claim 1 wherein the tape layer comprises: an adhesive layer attached to at least some of the leads;an insulating layer disposed on the adhesive layer;a metal layer disposed on the insulating layer; anda plating layer disposed on the metal layer, the semiconductor die being electrically connected to the plating layer.
  • 13. A semiconductor package comprising: a generally planar die pad defining multiple peripheral edge segments;a plurality of leads, at least some of which each include at least one downset formed therein, the leads being segregated into at least two sets which extend along respective ones of at least two peripheral edge segments of the die pad;a conductive tape layer attached to at least some of the leads;a semiconductor die attached to the die pad and electrically connected to at least one of the leads, and to the tape layer;a package body defining a generally planar bottom surface and a side surface, the package body at least partially encapsulating the leads, the tape layer, and the semiconductor die such that the downsets of the leads and the tape layer are covered by the package body, and portions of at least some of the leads protrude from the side surface of the package body.
  • 14. The semiconductor package of claim 13 wherein the die pad has a generally quadrangular configuration, and the leads are segregated into at least four sets which each extend along a respective one of the peripheral edge segments of the die pad.
  • 15. The semiconductor package of claim 13 wherein the semiconductor die is electrically connected to the leads and the tape layer by conductive wires which are covered by the package body.
  • 16. The semiconductor package of claim 15 wherein at least some of the leads each include a single downset formed therein, an inner portion, and an outer portion, the inner portion including first and second segments, the first segment defining a wire bond zone, with the single downset extending between the first and second segments and the outer portion protruding from the side surface of the package body.
  • 17. The semiconductor package of claim 16 wherein: at least some of the leads each include first and second downsets formed therein in spaced relation to each other, a first segment, a second segment which defines a wire bond zone, and a third segment, the first segment being disposed between the first downset and the die pad and defining a land which is exposed in the bottom surface of the package body, the first downset extending between the first and second segments, and the second downset extending between the second and third segments;the tape layer is attached to the first segments of at least some of those leads which have the first and second downsets formed therein; andthe conductive wires extend from the semiconductor die to respective ones of the wire bond zones of at least some of the leads, and to the tape layer.
  • 18. The semiconductor package of claim 13 wherein the die pad further includes a plurality of pads integrally connected to and extending perpendicularly from at least one of the peripheral edge segments thereof, the tape layer further being attached to at least some of the pads.
  • 19. The semiconductor package of claim 13 wherein the tape layer comprises: an adhesive layer attached to at least some of the leads;an insulating layer disposed on the adhesive layer;a metal layer disposed on the insulating layer; anda plating layer disposed on the metal layer, the semiconductor die being electrically connected to the plating layer.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application is a continuation of U.S. patent application Ser. No. 12/242,603 entitled SEMICONDUCTOR DEVICE INCLUDING LEADFRAME WITH INCREASED I/O filed Sep. 30, 2008 and issued as U.S. Pat. No. 7,847,392 on Dec. 7, 2010.

US Referenced Citations (349)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3734660 Davies et al. May 1973 A
3838984 Crane et al. Oct 1974 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4221925 Finley et al. Sep 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4332537 Slepcevic Jun 1982 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4530152 Roche et al. Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4646710 Schmid et al. Mar 1987 A
4707724 Suzuki et al. Nov 1987 A
4727633 Herrick Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorpe, Jr. et al. Jul 1988 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalfus et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4987475 Sclesinger et al. Jan 1991 A
5018003 Yasunaga May 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5070390 Shimizu Dec 1991 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5096852 Hobson et al. Mar 1992 A
5118298 Murphy Jun 1992 A
5122860 Kichuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow, 3rd et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5250841 Sloan et al. Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5285352 Pastore et al. Feb 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liang et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5343076 Katayama et al. Aug 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fujii et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 LeMaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chang Sep 1995 A
5454905 Fogelson Oct 1995 A
5467032 Lee Nov 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5508556 Lin Apr 1996 A
5517056 Bigler et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderfer et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5581122 Chao et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5625222 Yoneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5637922 Fillion et al. Jun 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasaranthi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5683943 Yamada Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita Mar 1998 A
5736432 Mackessy Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5767566 Suda Jun 1998 A
5770888 Song et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davies et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Mosley et al. Oct 1998 A
5821615 Lee Oct 1998 A
5834830 Cho Nov 1998 A
5835988 Ishii Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5854511 Shin et al. Dec 1998 A
5854512 Manteghi Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5866942 Suzuki et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5886397 Ewer Mar 1999 A
5973935 Schoenfeld et al. Oct 1999 A
5977630 Woodworth et al. Nov 1999 A
RE36773 Nomi et al. Jul 2000 E
6107679 Noguchi Aug 2000 A
6143981 Glenn Nov 2000 A
6150709 Shin et al. Nov 2000 A
6157074 Lee Dec 2000 A
6166430 Yamaguchi Dec 2000 A
6169329 Farnworth et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huang et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaguchi et al. May 2001 B1
6229200 McClellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6238952 Lin et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6242281 McClellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261864 Jung et al. Jul 2001 B1
6281566 Magni Aug 2001 B1
6282094 Lo et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6306685 Liu et al. Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316822 Venkateshwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Karmezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339252 Niones et al. Jan 2002 B1
6339255 Shin Jan 2002 B1
6342730 Jung et al. Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6355502 Kang et al. Mar 2002 B1
6359221 Yamada et al. Mar 2002 B1
6362525 Rahim Mar 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chung Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6377464 Hashemi et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6399415 Bayan et al. Jun 2002 B1
6400004 Fan et al. Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6421013 Chung Jul 2002 B1
6423643 Furuhata et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6464121 Reijinders Oct 2002 B2
6465883 Olofsson Oct 2002 B2
6472735 Isaak Oct 2002 B2
6475646 Park et al. Nov 2002 B2
6476469 Huang et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6482680 Khor et al. Nov 2002 B1
6483178 Chuang Nov 2002 B1
6492718 Ohmori Dec 2002 B2
6495909 Jung et al. Dec 2002 B2
6498099 McClellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6518089 Coyle Feb 2003 B2
6525942 Huang et al. Feb 2003 B2
6528893 Jung et al. Mar 2003 B2
6534849 Gang Mar 2003 B1
6545332 Huang Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6552421 Kishimoto et al. Apr 2003 B2
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6580161 Kobayakawa Jun 2003 B2
6583503 Akram et al. Jun 2003 B2
6585905 Fan et al. Jul 2003 B1
6603196 Lee et al. Aug 2003 B2
6624005 DiCaprio et al. Sep 2003 B1
6627977 Foster Sep 2003 B1
6646339 Ku Nov 2003 B1
6667546 Huang et al. Dec 2003 B2
6677663 Ku et al. Jan 2004 B1
6686649 Matthews et al. Feb 2004 B1
6696752 Su et al. Feb 2004 B2
6700189 Shibata Mar 2004 B2
6713375 Shenoy Mar 2004 B2
6757178 Okabe et al. Jun 2004 B2
6800936 Kosemura et al. Oct 2004 B2
6812552 Islam et al. Nov 2004 B2
6818973 Foster Nov 2004 B1
6858919 Seo et al. Feb 2005 B2
6867492 Auburger et al. Mar 2005 B2
6876068 Lee et al. Apr 2005 B1
6878571 Isaak et al. Apr 2005 B2
6897552 Nakao May 2005 B2
6927478 Paek Aug 2005 B2
6967125 Fee et al. Nov 2005 B2
6995459 Lee et al. Feb 2006 B2
7002805 Lee et al. Feb 2006 B2
7005327 Kung et al. Feb 2006 B2
7015571 Chang et al. Mar 2006 B2
7045396 Crowley et al. May 2006 B2
7053469 Koh et al. May 2006 B2
7075816 Fee et al. Jul 2006 B2
7102209 Bayan et al. Sep 2006 B1
7109572 Fee et al. Sep 2006 B2
7185426 Hiner et al. Mar 2007 B1
7193298 Hong et al. Mar 2007 B2
7211471 Foster May 2007 B1
7245007 Foster Jul 2007 B1
7253503 Fusaro et al. Aug 2007 B1
7847392 Choi et al. Dec 2010 B1
20010008305 McClellan et al. Jul 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20020011654 Kimura Jan 2002 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020038873 Hiyoshi Apr 2002 A1
20020072147 Sayanagi et al. Jun 2002 A1
20020111009 Huang et al. Aug 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020140081 Chou et al. Oct 2002 A1
20020158318 Chen Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20020167060 Buijsman et al. Nov 2002 A1
20030006055 Chien-Hung et al. Jan 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030059644 Datta et al. Mar 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030102537 McLellan et al. Jun 2003 A1
20030164554 Fee et al. Sep 2003 A1
20030168719 Cheng et al. Sep 2003 A1
20030198032 Collander et al. Oct 2003 A1
20040027788 Chiu et al. Feb 2004 A1
20040056277 Karnezos Mar 2004 A1
20040061212 Karnezos Apr 2004 A1
20040061213 Karnezos Apr 2004 A1
20040063242 Karnezos Apr 2004 A1
20040063246 Karnezos Apr 2004 A1
20040065963 Karnezos Apr 2004 A1
20040080025 Kasahara et al. Apr 2004 A1
20040089926 Hsu et al. May 2004 A1
20040097016 Yee et al. May 2004 A1
20040164387 Ikenaga et al. Aug 2004 A1
20040253803 Tomono et al. Dec 2004 A1
20050199987 Danno et al. Sep 2005 A1
20060087020 Hirano et al. Apr 2006 A1
20060157843 Hwang Jul 2006 A1
20060231939 Kawabata et al. Oct 2006 A1
20070023202 Shibata Feb 2007 A1
Foreign Referenced Citations (85)
Number Date Country
19734794 Aug 1997 DE
0393997 Oct 1990 EP
0459493 Dec 1991 EP
0720225 Mar 1996 EP
0720234 Mar 1996 EP
0794572 Oct 1997 EP
0844665 May 1998 EP
0936671 Aug 1999 EP
0989608 Mar 2000 EP
1032037 Aug 2000 EP
55163868 Dec 1980 JP
5745959 Mar 1982 JP
58160096 Aug 1983 JP
59208756 Nov 1984 JP
59227143 Dec 1984 JP
60010756 Jan 1985 JP
60116239 Aug 1985 JP
60195957 Oct 1985 JP
60231349 Nov 1985 JP
6139555 Feb 1986 JP
61248541 Nov 1986 JP
629639 Jan 1987 JP
6333854 Feb 1988 JP
63067762 Mar 1988 JP
63188964 Aug 1988 JP
63205935 Aug 1988 JP
63233555 Sep 1988 JP
63249345 Oct 1988 JP
63289951 Nov 1988 JP
63316470 Dec 1988 JP
64054749 Mar 1989 JP
1106456 Apr 1989 JP
1175250 Jul 1989 JP
1205544 Aug 1989 JP
1251747 Oct 1989 JP
2129948 May 1990 JP
369248 Jul 1991 JP
3177060 Aug 1991 JP
3289162 Dec 1991 JP
4098864 Mar 1992 JP
5129473 May 1993 JP
5166992 Jul 1993 JP
5283460 Oct 1993 JP
6061401 Mar 1994 JP
692076 Apr 1994 JP
6140563 May 1994 JP
652333 Sep 1994 JP
6252333 Sep 1994 JP
6260532 Sep 1994 JP
7297344 Nov 1995 JP
7312405 Nov 1995 JP
8064364 Mar 1996 JP
8083877 Mar 1996 JP
8125066 May 1996 JP
964284 Jun 1996 JP
8222682 Aug 1996 JP
8306853 Nov 1996 JP
98205 Jan 1997 JP
98206 Jan 1997 JP
98207 Jan 1997 JP
992775 Apr 1997 JP
9260568 Oct 1997 JP
9293822 Nov 1997 JP
10022447 Jan 1998 JP
10199934 Jul 1998 JP
10256240 Sep 1998 JP
11307675 Nov 1999 JP
2000150765 May 2000 JP
2001060648 Mar 2001 JP
2002519848 Jul 2002 JP
200203497 Aug 2002 JP
941979 Jan 1994 KR
19940010938 May 1994 KR
19950018924 Jun 1995 KR
19950041844 Nov 1995 KR
19950044554 Nov 1995 KR
19950052621 Dec 1995 KR
1996074111 Dec 1996 KR
9772358 Nov 1997 KR
100220154 Jun 1999 KR
20000072714 Dec 2000 KR
20000086238 Dec 2000 KR
20020049944 Jun 2002 KR
9956316 Nov 1999 WO
9967821 Dec 1999 WO
Continuations (1)
Number Date Country
Parent 12242603 Sep 2008 US
Child 12912490 US