Semiconductor device package and method for manufacturing the same

Information

  • Patent Grant
  • 11682653
  • Patent Number
    11,682,653
  • Date Filed
    Friday, February 19, 2021
    3 years ago
  • Date Issued
    Tuesday, June 20, 2023
    a year ago
Abstract
A semiconductor device includes: a substrate having a first surface and a second surface opposite to the first surface; an electronic component disposed on the first surface of the substrate; a sensor disposed adjacent to the second surface of the substrate; an electrical contact disposed on the first surface of the substrate; and a package body exposing a portion of the electrical contact.
Description
BACKGROUND
1. Technical Field

The present disclosure relates generally to a semiconductor device package, and to a fan-out ball (or bump) grid array (BGA) package structure.


2. Description of the Related Art

There is demand for electronic products that include semiconductor device packages with greater efficiency, higher performance, and smaller dimensions.


BGA packages may be used to meet the demand for packages having higher lead counts and smaller footprints. A BGA package can be a square package with terminals, in the form of an array of solder balls or bumps, protruding from the bottom of the package. These terminals can be mounted on a plurality of pads located on a surface of a printed circuit board (PCB), or other interconnection structure. Traces of the BGA can be fabricated on laminated substrates (e.g., substrates including bismaleimide triazine (BT)) or on polyimide-based films. Therefore, a large area of such a substrate or a film can be used to route the interconnection. A BGA can provide for a low ground or power inductance thereby implementing ground or power nets via a short current path to the PCB. To increase structural strength, a BGA package with double-sided molding can be implemented.


SUMMARY

In some embodiments, a semiconductor device includes: a substrate having a first surface and a second surface opposite to the first surface; an electronic component disposed on the first surface of the substrate; a sensor disposed adjacent to the second surface of the substrate; an electrical contact disposed on the first surface of the substrate; and a package body exposing a portion of the electrical contact.


In some embodiments, a semiconductor device includes: a substrate having a first surface, a second surface opposite to the first surface and a third surface extending between the first surface and the second surface; an electronic component disposed on the first surface of the substrate; a sensor disposed adjacent to the second surface of the substrate; and a package body covering the second surface and the third surface of the substrate.


In some embodiments, a method of manufacturing a semiconductor device includes: (a) providing a structure including a substrate having a first surface and a second surface opposite to the first surface, a first electrical contact and a first package body encapsulating the first surface and the first electrical contact, the first package body exposing a portion of the first electrical contact; (b) encapsulating the structure by a second package body; and (c) exposing the first electrical contact from the second package body.


In some embodiments, a method of manufacturing an semiconductor device includes: (a) providing a structure including a substrate having a first surface and a second surface opposite to the first surface and a first electrical contact disposed on the first surface; (b) encapsulating the first surface and the first electrical contact by a package body; and (c) forming a notch in the package body adjacent to the first electrical contact.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A illustrates a cross-sectional view of a surface mount structure in accordance with some embodiments of the present disclosure;



FIG. 1B illustrates an enlarged view of a portion of the surface mount structure in FIG. 1A in accordance with some embodiments of the present disclosure;



FIG. 2A, FIG. 2B, FIG. 2C and FIG. 2D illustrate a method of manufacturing surface mount structures in accordance with some embodiments of the present disclosure;



FIG. 3A illustrates a cross-sectional view of a surface mount structure in accordance with some embodiments of the present disclosure;



FIG. 3B illustrates an enlarged view of a portion of the surface mount structure in FIG. 3A in accordance with some embodiments of the present disclosure; and



FIG. 4A, FIG. 4B, FIG. 4C and FIG. 4D illustrate a method of manufacturing surface mount structures in accordance with some embodiments of the present disclosure.





Common reference numerals are used throughout the drawings and the detailed description to indicate the same or similar components. The present disclosure will be readily understood from the following detailed description taken in conjunction with the accompanying drawings.


DETAILED DESCRIPTION


FIG. 1A illustrates a cross-sectional view of a surface mount structure 1 in accordance with some embodiments of the present disclosure. The surface mount structure 1 includes a substrate 10, a sensor 11, electronic components 12a, 12b, a package body 13 and an electrical contact 14.


The substrate 10 may be, for example, a printed circuit board, such as a paper-based copper foil laminate, a composite copper foil laminate, or a polymer-impregnated glass-fiber-based copper foil laminate. The substrate 10 may include an interconnection structure, such as a redistribution layer (RDL) or a grounding element. The substrate 10 has a surface 101 (also referred to a first surface) and a surface 102 (also referred to as a second surface) opposite to the surface 101.


The sensor 11 is disposed within the substrate 10 and is disposed at, adjacent to, or embedded in, the surface 102 of the substrate 10. For example, at least a portion of the sensor 11 is exposed from the surface 102 of the substrate 10. In some embodiments, the portion of the sensor 11 exposed from the surface 102 of the substrate 10 is substantially coplanar with the surface 102 of the substrate 10. In some embodiments, the portion of the sensor 11 exposed from the surface 102 of the substrate 10 is a sensing area of the sensor 11. In some embodiments, the sensor 11 can be used for, for example, finger print sensing or any other light-sensing purposes.


The electronic components 12a and 12b are disposed on the surface 101 of the substrate 10. In some embodiments, the electrical component 12a may be an active component, such as an integrated circuit (IC) chip or a die. The electrical component 12b may be a passive electrical component, such as a capacitor, a resistor, an inductor and a combination thereof. Each or either of the electronic component 12a, 12b may be electrically connected to one or more other electronic components 12a, 12b and/or to the substrate 10 (e.g., to the RDL), and electrical connection may be attained by way of flip-chip or wire-bond techniques.


The electrical contact 14 is disposed on the surface 101 of the substrate. The electrical contact 14 may provide for external connection for the surface mount structure 1.


The package body 13 is disposed on the surfaces 101 and 102 of the substrate 10. The package body 13 covers the surfaces 101 and 102 of the substrate 10. The package body 13 covers the exposed portion of the sensor 11. The package body 13 covers the electronic component 12a. The package body 13 covers the electronic component 12b. The package body 13 covers a portion of the electrical contact 14. In some embodiments, the package body 13 includes an epoxy resin having fillers, a molding compound (e.g., an epoxy molding compound or other molding compound), a polyimide, a phenolic compound or material, a material with a silicone dispersed therein, or a combination thereof. In some embodiments, the package body 13 may include transparent material depending on design specifications (e.g. material that is about 80% or more transmissive, about 90% or more transmissive, or about 95% or more transmissive for light that the sensor 11 is configured to process). In some embodiments, the package body 13 may include opaque materials depending on design specifications (e.g. material that is about 20% or less transmissive, about 10% or less transmissive, or about 5% or less transmissive for light that the sensor 11 is configured to process). In some embodiments, the package body 13 has a surface 131 (e.g. from which the electrical contact 14 protrudes) that is substantially planar.


Referring to FIG. 1B, which illustrates an enlarged view of a portion of the surface mount structure 1 in FIG. 1A enclosed by a dotted-line square A, the electrical contact 14 includes two portions, referred to herein as electrical contacts 14a and 14b. The electrical contacts 14a and 14b may constitute a monolithic or integrally formed electrical contact 14. The electrical contact 14a is disposed on the surface 101 of the substrate 10 and the electrical contact 14b is disposed on the electrical contact 14a. In some embodiments, the electrical contact 14 defines a recess, indentation, or neck 14r adjacent to an interface between the electrical contact 14a and the electrical contact 14b. In some embodiments, one or more electrical contacts 14 may surround or be disposed around a periphery of the electronic components 12a, 12b and can be used to fan-out or fan-in the inputs and outputs of the electronic components 12a, 12b. In some embodiments, the electrical contacts 14a, 14b are Controlled Collapse Chip Connection (C4) bumps, BGA bumps or Land Grid Array (LGA) bumps.


The package body 13 encapsulates a portion of the electrical contact 14a. The package body 13 exposes a portion of the electrical contact 14a. The package body 13 exposes the electrical contact 14b (e.g. completely exposes the electrical contact 14b). The package body 13 is spaced from a portion of the electrical contact 14a by a distance. The package body 13 is spaced from the electrical contact 14b by a distance. The package body 13 has a sidewall 13r1 which defines a space or recess 13r to accommodate the electrical contact 14b and a portion of the electrical contact 14a. The sidewall 13r1 of the package body 13 is spaced apart from a portion of the electrical contact 14a. The sidewall 13r1 of the package body 13 is spaced apart from the electrical contact 14b. There is a gap between the sidewall 13r1 of the package body 13 and a portion of the electrical contact 14a. There is a gap between the sidewall 13r1 of the package body 13 and the electrical contact 14b.



FIG. 2A, FIG. 2B, FIG. 2C and FIG. 2D illustrate various stages of a method of manufacturing surface mount structures in accordance with some embodiments of the present disclosure. In some embodiments, the method shown in FIG. 2A, FIG. 2B, FIG. 2C and FIG. 2D can be used to manufacture the surface mount structure 1 in FIG. 1A.


Referring to FIG. 2A, a plurality of surface mount structures including a surface mount structure 1′ (e.g. a plurality of surface mount structures 1′) are provided on a carrier 29. The surface mount structure 1′ is similar to the surface mount structure 1 as shown in FIG. 1A and FIG. 1B, and the differences therebetween include that the surface mount structure 1′ omits the electrical contact 14b and that the package body 13′ does not covers the surface 102 of the substrate 10.


In some embodiments, the surface mount structure 1′ in FIG. 2A may be formed by the following operations: (i) providing a substrate strip including the substrate 10; (ii) respectively mounting electronic components 12a, 12b and electrical contacts 14a on substrates (including the substrate 10) of the substrate strip by using, for example, surface mount technology (SMT); (iii) forming the package body 13′ to cover the electronic components 12a, 12b and the electrical contacts 14a by a molding technique, such as transfer molding or compression molding; (iv) removing a portion of the package body 13′ to expose a portion of the electrical contacts 14a by, for example, laser, drilling or other suitable processes; (v) sawing the substrate strip into individual surface mount structures including the surface mount structure 1′; and (vi) disposing the surface mount structures including the surface mount structure 1′ on the carrier 29.


Referring to FIG. 2B, another molding process is applied to the structure in FIG. 2A (e.g., on the surface 102 and the lateral surface of the substrate 10 and the lateral surface of the package body 13′) to form the package body 13. The package body 13 covers (e.g. fully covers) the surface mount structures including the surface mount structure 1′. In some embodiments, the package body 13 can be formed by a molding technique, such as transfer molding or compression molding.


Referring to FIG. 2C, the surface mount structures including the surface mount structure 1′ are removed from the carrier 29 to expose the electrical contacts 14a of the surface mount structure 1′. The electrical contact 14b is then formed on the electrical contact 14a of the surface mount structure 1′. In some embodiments, as shown in FIG. 2A, the surface mount structures including the surface mount structure 1′ may sink into a surface of the carrier 29, and thus a portion 29p of the surface of the carrier 29 between two adjacent surface mount structures may be higher than a portion of the surface of the carrier 29 on which the surface mount structures are disposed. Therefore, as shown in FIG. 2C, after the carrier 29 is removed, a recess 13h is formed in the package body 13 (e.g. between adjacent surface mount structures).


Referring to FIG. 2D, singulation may be performed to separate out individual surface mount structures to form the surface mount structure 1 in FIG. 1A and FIG. 1B. That is, the singulation is performed through the package body 13 and the substrate strip including the substrates 10. The singulation may be performed, for example, by using a dicing saw, laser or other appropriate cutting technique. In some embodiments, the recess 13h can be used as a marker or reference mark for a singulation operation.


As mentioned above, in FIG. 2C, the recess 13h is formed on the package body 13 after the carrier 29 is removed. After the singulation, a notch 13h′ may be formed at the corner of the package body 13 as shown in FIG. 2D corresponding to the recess 13h, which can affect the appearance of the surface mount structure 1. To avoid the formation of the notch 13h′, a width of a device (e.g., the cutting device) for performing the cutting operation can be equal to or greater than a width of the recess 13h. However, using the cutting device with a such a width may damage or crack the package body 13.


In addition, as shown in FIG. 2A, FIG. 2B, FIG. 2C and FIG. 2D, the surface mount structure 1 is at least formed by two molding processes, two bump mounting processes (one is to form the electrical contact 14a and the other is to form the electrical contact 14b) and one package body removal process (e.g., removing a portion of the package body 13′ to expose the electrical contact 14a by laser ablation), which can increase the cost and complexity for manufacturing the surface mount structure 1.



FIG. 3A illustrates a cross-sectional view of a surface mount structure 3 in accordance with some embodiments of the present disclosure. The surface mount structure 3 is similar to the surface mount structure 1 as shown in FIG. 1A, except that the fan-out structure (e.g., an electrical contact 34) of the surface mount structure 3 and the fan-out structure (e.g. electrical contacts 14a, 14b) of the surface mount structure 1 are different in structure. For example, the fan-out structure of the surface mount structure 1 includes two solder bumps, such as electrical contacts 14a, 14b; while the fan-out structure of the surface mount structure 3 includes one solder bump, such as the electrical contact 34.


The electrical contact 34 is disposed on a surface 101 of the substrate 10. A package body 33 is disposed on the surface 101 of the substrate 10 and covers the surfaces 101 and 102 of the substrate 10, an exposed portion of a sensor 11, electronic components 12a, 12b and a first portion 34a of the electrical contact 34. The package body 33 exposes a second portion 34b of the electrical contact 34. For example, the package body 33 defines an opening to accommodate the first portion 34a of the electrical contact 34. A sidewall of the opening is in contact with the first portion 34a of the electrical contact 34. There may be substantially no gap between the sidewall of the opening and the first portion 34a of the electrical contact 34. In some embodiments, as shown in FIG. 3B, which illustrates an enlarged view of a portion of the surface mount structure 3 in FIG. 3A circled by a dotted-line square B, a width W22 of the opening adjacent to surfaces 331, 332 of the package body 33 is less than a width W21 of the opening at a portion of the package body 33 closer to the substrate 10 than are the surfaces 331, 332 (e.g., adjacent to a portion of the electrical contact 34 having a greatest width), for example, where W22 is about 90% or less, about 85% or less, or about 80% or less of W21. In some embodiments, the portion (e.g., the first portion 34a) of the electrical contact 34 having the greatest width of the electrical contact 34 is covered or surrounded by the package body 33.


In some embodiments, the package body 33 includes an epoxy resin having fillers, a molding compound (e.g., an epoxy molding compound or other molding compound), a polyimide, a phenolic compound or material, a material with a silicone dispersed therein, or a combination thereof. In some embodiments, the package body 33 may include transparent material (e.g. material that is about 80% or more transmissive, about 90% or more transmissive, or about 95% or more transmissive for light that the sensor 11 is configured to process) or opaque material (e.g. material that is about 20% or less transmissive, about 10% or less transmissive, or about 5% or less transmissive for light that the sensor 11 is configured to process) depending on design specifications. In some embodiments, a thickness of the package body 33 above the surface 101 of the substrate 10 is in a range from about 25 micrometers (μm) to about 100 μm.


The package body 33 has the first surface 331, which is adjacent to the electrical contact 34, and a second surface 332, which is spaced apart from the electrical contact 34. The second surface 332 may be adjacent to the first surface 331. For example, the first surface 331 is between the second surface 332 and the electrical contact 34. For example, the second surface 332 and the electrical contact 34 are physically separated from each other by the first surface 331. As shown in FIG. 3B, the first surface 331 and the second surface 332 are not coplanar. For example, at least a portion of the first surface 331 is lower than the second surface 332 (e.g. the first surface is disposed closer to the substrate 10). For example, there is a recess 33g in the surface of the package body 33. For example, the recess 33g is located between the second surface 332 of the package body 33 and the electrical contact 34. The recess 33g may be defined by the first surface 331. The first surface 331 surrounds and is in contact with the first portion 34a of the electrical contact 34, while the second portion 34b of the electrical contact 34 is exposed from the first surface 331. For example, the second portion 34b of the electrical contact 34 protrudes from the first surface 331 and/or the second surface 332 of the package body 33. In some embodiments, the first surface 331 and the second surface 332 may be coextensive, and/or may be portions of a same surface. In some embodiments, the first surface 331 is a first portion of a surface, the first surface 331 defines the recess 33g, and the second surface 332 is a second portion of the surface.


As shown in FIG. 3B, the electrical contact 34 includes a core, which includes an elastic bump 341 (which may be substantially spherical), a metal layer 342 and a barrier layer 343. The metal layer 342 surrounds the elastic bump 341. The barrier layer 343 surrounds at least a portion of the metal layer 342. The electrical contact 34 further includes an outer layer, such as a solder layer 344 surrounding the core. The barrier layer 343 is disposed at the interface between the metal layer 342 and the solder layer 344. A thickness of the barrier layer 343 is relatively thin. In some embodiments, the thickness of the barrier layer 343 is equal to or greater than about 2 μm (e.g. the thickness is about 2.2 μm or more, about 2.4 μm or more, or about 2.6 μm or more). In some embodiments, a thickness of the solder layer 344 is from about 2 μm to about 15 μm.


In some embodiments, the elastic bump 341 can include a polymer. The metal layer 342 can include, for example, copper (Cu), gold (Au), another metal, an alloy, or a combination thereof. The barrier layer 343 can include nickel (Ni) or a Ni alloy. The solder layer 344 can include tin (Sn)-based solders or alloys (e.g., tin-silver-copper (SAC) solder, tin-silver (SnAg) solder, or the like). In some embodiments, the electrical contact 34 may include a Cu core covered by an Sn layer. In some embodiments, the electrical contact 34 may include an Sn core with a relatively high melting point covered by an Sn layer with a relative low melting point. For example, the relatively high melting point may be about 20 degrees Celsius or more, about 50 degrees Celsius or more, about 100 degrees Celsius or more, or about 200 Celsius degrees or more greater than the relatively low melting point. In some embodiments, the electrical contact 34 may include a Cu core covered by a relatively thin Ni layer (e.g., having a thickness equal to or greater than about 2 μm, such as about 2.2 μm or more, about 2.4 μm or more, or about 2.6 μm or more). In some embodiments, the electrical contact 34 may include an Sn core. In some embodiments, the core including the bump 341, the metal layer 342 and the barrier layer 343 is pressed into an elliptical-like or oval-like shape during a molding process wherein a film layer is used to shape the package body 33.


In some embodiments, a modulus of elasticity (e.g., elastic modulus, tensile modulus, or Young's modulus) of the elastic bump 341 can be ranged from approximately 1 GPa to approximately 50 GPa, from approximately 0.5 GPa to approximately 100 GPa, or from approximately 0.1 GPa to approximately 500 GPa, and the elastic bump 341 can recover from the pressed elliptical-like or oval-like shape to a sphere-like shape after the film layer is removed (e.g., having an aspect ratio of about 1, or an aspect ratio in a range of about 0.5 to about 1.5). However, the metal layer 342 and the barrier layer 343 may not recover from the elliptical-like or oval-like shape to the sphere-like shape because the modulus of elasticity (e.g., elastic modulus, tensile modulus, or Young's modulus) of the metal layer 342 and the barrier layer 343 may be relatively high, compared to the modulus of elasticity of the elastic bump 341 (e.g. higher by a factor of about 1.5 or more, about 2 or more, about 5 or more, or about 10 or more). This difference may result in the elastic bump 341 being separated from the metal layer 342 by a space 34s. The metal layer 342 defines an elliptical-like or oval-like space 34s. The space 34s may have little or no matter in it, and may be substantially a vacuum. There may be little or no air or other gas in the space 34s that oxidizes the metal layer 342.


Moreover, due to the relatively lower modulus of elasticity of the elastic bump 341, the height of the portion (e.g., the second portion 34b) of the electrical contact 34 exposed by the package body 33 in FIG. 3B can be readily controlled. As shown in the embodiment of FIG. 3B, the height of the portion (e.g., the second portion 34b) of the electrical contact 34 exposed by the package body 33 can be at least (or larger than), for example, about 100 μm, about 200 μm, or about 400 μm.



FIG. 4A, FIG. 4B, FIG. 4C and FIG. 4D illustrate various stages of a method of manufacturing surface mount structures in accordance with some embodiments of the present disclosure. In some embodiments, the method shown in FIG. 4A, FIG. 4B, FIG. 4C and FIG. 4D can be used to manufacture the surface mount structure 3 in FIG. 3A.


Referring to FIG. 4A, a surface mount structure 3′ is provided. In some embodiments, the surface mount structure 3′ in FIG. 4A may be formed by the following operations: (i) providing a substrate strip including the substrate 10; (ii) mounting electronic components 12a, 12b and an electrical contact 34 on the substrate strip by, for example, surface mount technology (SMT); and (iii) sawing the substrate strip into individual surface mount structures including the surface mount structure 3′.


Referring to FIG. 4B, the singulated surface mount structures 3′ are placed on a carrier (or a tape) 49. In some embodiments, the carrier 49 includes an adhesive layer 49a on which the surface mount structures 3′ are disposed and a hard layer (or firm layer) 49b spaced apart from the surface mount structures 3′ by the adhesive layer 49a. The hard layer 49b is used to provide a support for the following operations. In some embodiments, a thickness of the adhesive layer 49a is from about 13 μm to about 200 μm. In some embodiments, the surface mount structures 3′ are pressed so that a portion (e.g., the second portion 34b) of the electrical contact 34 sinks into the adhesive layer 49a, while the other portion (e.g., the first portion 34a) is exposed from the adhesive layer 49a.


Referring to FIG. 4C, the package body 33 is formed, by for example, a compression molding technique, to cover the adhesive layer 49a and at least a portion of the surface mount structures 3′. For example, the hard layer 49b together with the surface mount structures 3′ can be placed on a first portion 48a (e.g., an upper chase) of a molding device (or apparatus) 48, and then molding material is injected from a second portion 48b (e.g., a lower chase) of the molding device 48 toward the first portion 48a of the molding device 48, so the molding material flows from the second portion 48b of the molding device 48 toward the first portion 48a of the molding device 48 to cover the adhesive layer 49a and the surface mount structures 3′. In some embodiments, the second chase 48b is moved toward the first chase 48a to form the package body 33.


Referring to FIG. 4D, the carrier 49 is removed from the surface mount structures 3′ to expose the second portion 34b of the electrical contact 34. Then, singulation may be performed to separate out individual surface mount structures to form the surface mount structure 3 in FIG. 3A. That is, the singulation is performed through the package body 33 and the substrate strip including the substrates 10. The singulation may be performed, for example, by using a dicing saw, laser or other appropriate cutting technique.


As shown in FIG. 4A, FIG. 4B, FIG. 4C and FIG. 4D, the surface mount structure 3 is formed by one molding process and one bump mounting process (e.g. by a single molding process and a single bump mounting process). In addition, a package body removal process (e.g., laser ablation) can be omitted. Therefore, compared with the method shown in FIG. 2A, FIG. 2B, FIG. 2C and FIG. 2D, the method shown in FIG. 4A, FIG. 4B, FIG. 4C and FIG. 4D would reduce the cost and complexity for manufacturing the surface mount structure 3.


As used herein, relative terms, such as “inner,” “interior,” “outer,” “exterior,” “top,” “bottom,” “front,” “back,” “upper,” “upwardly,” “lower,” “downwardly,” “vertical,” “vertically,” “lateral,” “laterally,” “above,” and “below,” refer to an orientation of a set of components with respect to one another; this orientation is in accordance with the drawings, but is not required during manufacturing or use.


As used herein, the singular terms “a,” “an,” and “the” may include plural referents unless the context clearly dictates otherwise.


As used herein, the terms “connect,” “connected,” and “connection” refer to an operational coupling or linking. Connected components can be directly or indirectly coupled to one another, for example, through another set of components.


As used herein, the terms “approximately,” “substantially” “substantial,” and “about” are used to describe and account for small variations. When used in conjunction with an event or situation, the terms can refer to instances in which the event or situation occurs precisely as well as instances in which the event or situation occurs to a close approximation. For example, when used in conjunction with a numerical value, the terms can refer to a range of variation less than or equal to ±10% of that numerical value, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%. For example, two numerical values can be deemed to be “substantially” the same or equal if a difference between the values is less than or equal to ±10% of an average of the values, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%.


Two surfaces can be deemed to be coplanar or substantially coplanar if a displacement between the two surfaces is no greater than 5 μm, no greater than 2 μm, no greater than 1 μm, or no greater than 0.5 μm.


A surface can be deemed to be planar or substantially planar if a difference between a highest point and a lowest point on the surface is no greater than 5 μm, no greater than 2 μm, no greater than 1 μm, or no greater than 0.5 μm.


Additionally, amounts, ratios, and other numerical values are sometimes presented herein in a range format. It is understood that such range formats are used for convenience and brevity, and should be interpreted flexibly to include numerical values explicitly specified as limits of a range, as well as all individual numerical values or sub-ranges encompassed within that range, as if each numerical value and sub-range is explicitly specified.


In the description of some embodiments, a component provided “on” or “over” another component can encompass cases where the former component is directly on (e.g., in physical contact with) the latter component, as well as cases where one or more intervening components are located between the former component and the latter component.


While the present disclosure has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the present disclosure. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the present disclosure as defined by the appended claims. The illustrations may not necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus, due to variables in manufacturing processes and such. There may be other embodiments of the present disclosure which are not specifically illustrated. The specification and drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the present disclosure. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it can be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the present disclosure. Therefore, unless specifically indicated herein, the order and grouping of the operations are not limitations of the present disclosure.

Claims
  • 1. A semiconductor device, comprising: a substrate having a first surface, a second surface opposite to the first surface, and a lateral surface extending between the first surface and the second surface;an electronic component disposed on the first surface of the substrate;a first package body covering the electronic component and the first surface of the substrate;a second package body covering a lateral surface of the first package body and the lateral surface of the substrate, wherein the second package body covers the second surface of the substrate; anda sensor disposed adjacent to the second surface of the substrate.
  • 2. A semiconductor device, comprising: a substrate having a first surface, a second surface opposite to the first surface, and a lateral surface extending between the first surface and the second surface;an electronic component disposed on the first surface of the substrate;a first package body covering the electronic component and the first surface of the substrate;a second package body covering a lateral surface of the first package body and the lateral surface of the substrate; andan electrical contact electrically connected to the substrate and exposed from the first package body.
  • 3. The semiconductor device of claim 2, wherein the lateral surface of the first package body and the lateral surface of the substrate are substantially coplanar.
  • 4. A semiconductor device, comprising: a substrate having a first surface, a second surface opposite to the first surface, and a lateral surface extending between the first surface and the second surface;an electronic component disposed on the first surface of the substrate;a first package body covering the electronic component and the first surface of the substrate;a second package body covering a lateral surface of the first package body and the lateral surface of the substrate; andan electronic element disposed proximal to the second surface of the substrate, wherein the electronic element comprises a sensor.
  • 5. The semiconductor device of claim 4, wherein the sensor is configured for sensing through the second package body.
  • 6. The semiconductor device of claim 4, wherein the second package body covers the sensor.
  • 7. The semiconductor device of claim 6, further comprising: an electrical contact electrically connected to the substrate and exposed from the first package body.
  • 8. The semiconductor device of claim 7, wherein the first package body has an opening, and a sidewall of the opening is spaced apart from a portion of the electrical contact.
  • 9. The semiconductor device of claim 4, wherein the first package body is in contact with the second package body, and an interface between the first package body and the second package body is substantially aligned with the lateral surface of the substrate.
  • 10. A semiconductor device, comprising: a substrate having a first surface, a second surface opposite to the first surface, and a lateral surface extending between the first surface and the second surface;an electronic component disposed on the first surface of the substrate;a first package body covering the electronic component and the first surface of the substrate;a second package body covering a lateral surface of the first package body and the lateral surface of the substrate;a passive electrical component disposed on the first surface of the substrate; anda sensor adjacent to the second surface of the substrate and encapsulated by the second package body.
  • 11. The semiconductor device of claim 10, wherein the second package body directly contacts a portion of the sensor exposed from the second surface of the substrate.
  • 12. A method of manufacturing a semiconductor device, the method comprising: (a) providing a substrate having a first surface, a second surface opposite to the first surface, a lateral surface extending from the first surface and the second surface, and a sensor disposed on the second surface;(b) disposing a first electrical contact on the first surface of the substrate; and(c) providing a package body covering the sensor, the first surface, the second surface and the lateral surface of the substrate and a portion of the first electrical contact.
  • 13. The method of claim 12, further comprising disposing a second electrical contact on the first electrical contact.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 16/709,623, filed Dec. 10, 2019, which is a continuation of U.S. patent application Ser. No. 15/918,906, filed Mar. 12, 2018, which claims the benefit of and priority to U.S. Provisional Patent Application 62/482,431, filed Apr. 6, 2017, which is incorporated herein by reference in its entirety.

US Referenced Citations (126)
Number Name Date Kind
4600600 Pammer et al. Jul 1986 A
5289346 Carey et al. Feb 1994 A
5496775 Brooks Mar 1996 A
5554887 Sawai et al. Sep 1996 A
5666008 Tomita et al. Sep 1997 A
5677566 King et al. Oct 1997 A
5729051 Nakamura Mar 1998 A
5824569 Brooks et al. Oct 1998 A
5888850 Havens et al. Mar 1999 A
5925934 Lim Jul 1999 A
5933713 Farnworth Aug 1999 A
5973337 Knapp et al. Oct 1999 A
6043564 Brooks et al. Mar 2000 A
6455927 Glenn et al. Sep 2002 B1
6492699 Glenn et al. Dec 2002 B1
6495916 Ohuchi et al. Dec 2002 B1
6541848 Kawahara et al. Apr 2003 B2
6551863 Johnson et al. Apr 2003 B2
6566745 Beyne et al. May 2003 B1
6653731 Kato et al. Nov 2003 B2
6710454 Boon Mar 2004 B1
6833612 Kinsman Dec 2004 B2
6881611 Fukasawa et al. Apr 2005 B1
6888222 Shizuno May 2005 B2
6919232 Hedler et al. Jul 2005 B2
6949824 Prindiville Sep 2005 B1
7002245 Huang et al. Feb 2006 B2
7015128 Chiang et al. Mar 2006 B1
7138707 Lee et al. Nov 2006 B1
7160478 Leib et al. Jan 2007 B2
7195957 Koon et al. Mar 2007 B2
7199438 Appelt et al. Apr 2007 B2
7268421 Lin Sep 2007 B1
7276783 Goller et al. Oct 2007 B2
7372122 Kang May 2008 B2
7382060 Farnworth et al. Jun 2008 B2
7646102 Boon Jan 2010 B2
7656048 Fauty et al. Feb 2010 B2
7714453 Khan et al. May 2010 B2
7772698 Hwan et al. Aug 2010 B2
7795134 Sulfridge Sep 2010 B2
7812447 Boon Oct 2010 B2
7816750 Chua Oct 2010 B2
7952198 Lin May 2011 B2
7982310 Ito Jul 2011 B2
8008762 Bolken et al. Aug 2011 B2
8026601 Cho Sep 2011 B2
8035213 Lee et al. Oct 2011 B2
8035235 Jang et al. Oct 2011 B2
8264091 Cho et al. Sep 2012 B2
8404520 Chau et al. Mar 2013 B1
8476591 Kierse et al. Jul 2013 B2
8482111 Haba Jul 2013 B2
8633598 St. Amand Jan 2014 B1
8704337 Takano et al. Apr 2014 B2
8772919 Chien et al. Jul 2014 B2
8981543 Kwon et al. Mar 2015 B2
9013035 Zhao et al. Apr 2015 B2
9023691 Mohammed et al. May 2015 B2
9034696 Mohammed et al. May 2015 B2
9041200 Yu May 2015 B2
9093435 Sato et al. Jul 2015 B2
9209146 Kim et al. Dec 2015 B2
9324681 Haba et al. Apr 2016 B2
9613895 Shih Apr 2017 B1
9670445 Kuo et al. Jun 2017 B1
9691679 Co et al. Jun 2017 B2
10008533 Jun Jun 2018 B2
10242940 Yeh Mar 2019 B2
10269671 Hsu Apr 2019 B2
10332854 Katkar et al. Jun 2019 B2
10522505 Hung Dec 2019 B2
10737933 Reagan et al. Aug 2020 B2
10748828 Jung et al. Aug 2020 B2
10748947 Masuda et al. Aug 2020 B2
10937761 Hung Mar 2021 B2
20020125568 Jiang et al. Sep 2002 A1
20020167085 Ohuchi et al. Nov 2002 A1
20020195708 Stephenson et al. Dec 2002 A1
20040012088 Fukasawa et al. Jan 2004 A1
20050046000 Seng et al. Mar 2005 A1
20060244149 Nakamura et al. Nov 2006 A1
20060261475 Boon Nov 2006 A1
20060278971 Barnes et al. Dec 2006 A1
20070080466 Chou et al. Apr 2007 A1
20070187771 Takaike Aug 2007 A1
20070290322 Zhao et al. Dec 2007 A1
20080009102 Yang et al. Jan 2008 A1
20080308928 Chang et al. Dec 2008 A1
20090166785 Camacho et al. Jul 2009 A1
20090267171 Yean et al. Oct 2009 A1
20100244233 Kim et al. Sep 2010 A1
20110175179 Chiu et al. Jul 2011 A1
20110187005 Pagaila et al. Aug 2011 A1
20120020026 Oganesian et al. Jan 2012 A1
20120146181 Lin et al. Jun 2012 A1
20120228764 Tseng et al. Sep 2012 A1
20120261820 Vittu Oct 2012 A1
20120306062 Kim et al. Dec 2012 A1
20130037935 Xue et al. Feb 2013 A1
20130069252 Han et al. Mar 2013 A1
20130075927 Chi et al. Mar 2013 A1
20130187258 Lu Jul 2013 A1
20130228917 Yoon et al. Sep 2013 A1
20130295725 Park et al. Nov 2013 A1
20140035154 Geitner et al. Feb 2014 A1
20140124916 Yu et al. May 2014 A1
20140183732 Huang et al. Jul 2014 A1
20140210109 Tanaka et al. Jul 2014 A1
20140327155 Kang et al. Nov 2014 A1
20150061101 Le et al. Mar 2015 A1
20150115443 Oh et al. Apr 2015 A1
20150179615 Watanabe et al. Jun 2015 A1
20150255500 Akahoshi Sep 2015 A1
20150325507 Uzoh et al. Nov 2015 A1
20150325543 Katkar et al. Nov 2015 A1
20150357319 Yu Dec 2015 A1
20160005628 Yap et al. Jan 2016 A1
20160163612 Hsu et al. Jun 2016 A1
20160238439 Chu et al. Aug 2016 A1
20170018590 Yiu Jan 2017 A1
20170110382 Kim Apr 2017 A1
20180108602 Yeh et al. Apr 2018 A1
20190013299 Lee Jan 2019 A1
20190035669 Talledo Jan 2019 A1
20190206824 Lu Jul 2019 A1
Foreign Referenced Citations (5)
Number Date Country
102543779 Jul 2012 CN
103000574 Mar 2013 CN
103579190 Feb 2014 CN
2007-012762 Jan 2007 JP
10-2010-0129643 Dec 2010 KR
Non-Patent Literature Citations (10)
Entry
The State Intellectual Property Office of People's Republic of China, First Office Action (machine translation), Chinese Pat. App. No. 201810233866.5, dated Feb. 9, 2021, all pages. (Year: 2021).
The State Intellectual Property Office of People's Republic of China, Second Office Action (machine translation), Chinese Pat. App. No. 201810233866.5, dated Sep. 16, 2021, all pages. (Year: 2021).
Office Action for corresponding Chinese Patent Application No. 201810233866.5, dated Feb. 9, 2021, 14 pages.
Search Report with English translation for corresponding Chinese Patent Application No. 201810233866.5, dated Feb. 9, 2021, 7 pages.
Office Action for corresponding Chinese Patent Application No. 201810233866.5, dated Sep. 16, 2021, 6 pages.
U.S. Appl. No. 15/655,724, filed Jul. 20, 2017, Advanced Semiconductor Engineering, Inc.
Final Office Action for U.S. Appl. No. 16/709,623, dated Aug. 11, 2020, 19 pages.
Non-Final Office Action for U.S. Appl. No. 16/709,623, dated Mar. 26, 2020, 26 pages.
Notice of Allowance for U.S. Appl. No. 15/918,906, dated Aug. 21, 2019, 21 pages.
Notice of Allowance for U.S. Appl. No. 16/709,623, dated Oct. 27, 2020, 10 pages.
Related Publications (1)
Number Date Country
20210175205 A1 Jun 2021 US
Provisional Applications (1)
Number Date Country
62482431 Apr 2017 US
Continuations (2)
Number Date Country
Parent 16709623 Dec 2019 US
Child 17180364 US
Parent 15918906 Mar 2018 US
Child 16709623 US