The invention relates in general to a stacked chip package and a process for forming the same. More particularly, the invention relates to a stacked chip package, wherein the pad position of the chip for wires through wire bonding can be changed through redistribution lines and a process for forming the same.
Nowadays, advanced data processing and communication play an important role in the modern society. In order to fulfill the requirements of electronic devices, such as high speed processing, multifunction tasks, integration, small size and light weight . . . etc, the package technology of the integrated circuit is developed towards micro-size and high density. For example, Chip Scale Package (CSP), Flip Chip Package and Multi-Chip Module (MCM) Package have emerged.
In Multi-Chip Module package, multiple chips with different or same function are packaged on a carrier, such as a substrate or a lead frame, which is connected electrically to external circuit. For instance, the stacked chip package is one of common Multi-Chip Module. In the stacked chip package, multiple same chips are stacked and then encapsulated in a package to enhance the efficiency of performance by means of the integration of the same chips. The stacked chip package not only can offer the higher transmission speed, that is, the shorter transmission path, the better electronic performance, but can also reduce the size of chip package and its area. Therefore, the stacked chip package has been generally applied in many various electronic products and will become the main stream of chip package in the future.
For example in Dynamic Random Access Memory, DRAM, multiple chips, which have the same size of the memory storage, can be integrated in one package on base of the stacked chip package to improve the processing speed. In addition, the stacked chip package will not cause a really dramatic change of package appearance, so that the package density can be increased and the occupied space can be reduced. Moreover, in the stacked chip package, it is not necessary to renew the design of the circuit layout. It can also provide a better efficiency of processing. As a result, it can decrease the cost of the research dramatically and enhance competitiveness of a product in the market.
Referring to
As above mentioned, because the positions of pads on a semiconductor chip are different, the wires through wire bonding between the semiconductor chip and a substrate are arranged differently. As shown in
As shown in
To solve the problems mentioned above, it is known that the first chip and the second chip ought to be provided with different pad layout exposed by openings in a passivation layer comprising nitride. For example, the chip pads of the first chip exposed by openings in a passivation layer comprising nitride can be located in the central region of the active surface and the chip pads of the second chip exposed by openings in a passivation layer comprising nitride can be located in the peripheral region of the active surface. However, if they are changed in this way, the electric devices or circuits formed inside the semiconductor chip has to be rerouted. This change of rerouting the electric devices and circuits takes a lot of effort, but just develops a semiconductor chip with same functions. It cannot meet the requirement for lowering production costs.
Therefore, one objective of the present invention is to provide a chip package with shorter wirebonding wires. A better electric performance of transmitting signals through the wirebonding wires can be achieved.
Furthermore, multiple pads of a semiconductor chip blocked by a substrate can be avoided and it is not needed to redesign the circuit layout under a passivation layer of the semiconductor chip.
In order to reach the above objectives, the present invention provides a chip package comprising a first semiconductor chip having a first side and a second side, wherein said first semiconductor chip comprises a first pad, a first trace, a second pad and a first passivation layer at said first side thereof, an opening in said first passivation layer exposing said first pad, said first trace connecting said first pad to said second pad, the position of said second pad from a top view being different that of said first pad; a second semiconductor chip having a first side and a second side, wherein said second semiconductor chip comprises a first pad at said first side thereof, wherein said second side of said second semiconductor chip is joined with said second side of side first semiconductor chip; a substrate joined with said first side of said first semiconductor chip or with said first side of said second semiconductor chip; a first wirebonding wire connecting said second pad of said first semiconductor chip and said substrate; and a second wirebonding wire connecting said first pad of said second semiconductor chip and said substrate.
Both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive to the invention, as claimed. It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated as a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
In a case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxide layer with a thickness of between 0.2 and 0.7 microns using a PECVD process, then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxide layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxide layer with a thickness of between 0.2 and 0.7 microns using a PECVD process, then depositing a silicon-oxynitride layer with a thickness of between 0.05 and 0.15 microns on the silicon-oxide layer using a PECVD process, and then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxynitride layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxynitride layer with a thickness of between 0.05 and 0.15 microns using a PECVD process, then depositing a silicon-oxide layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxynitride layer using a PECVD process, and then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxide layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxide layer with a thickness of between 0.2 and 0.5 microns using a PECVD process, then depositing a silicon-oxide layer with a thickness of between 0.5 and 1 microns on the PECVD silicon-oxide layer using a spin-coating process, then depositing a silicon-oxide layer with a thickness of between 0.2 and 0.5 microns on the spin-coated silicon-oxide layer using a PECVD process, and then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the PECVD silicon-oxide layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxide layer with a thickness of between 0.5 and 2 microns using a HDP-CVD process, and then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxide layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a USG layer with a thickness of between 0.2 and 3 microns, then depositing a layer of TEOS, BPSG or PSG with a thickness of between 0.5 and 3 microns on the USG layer, and then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the layer of TEOS, BPSG or PSG using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by optionally first depositing a first silicon-oxynitride layer with a thickness of between 0.05 and 0.15 microns using a PECVD process, then depositing a silicon-oxide layer with a thickness of between 0.2 and 0.7 microns optionally on the first silicon-oxynitride layer using a PECVD process, then optionally depositing a second silicon-oxynitride layer with a thickness of between 0.05 and 0.15 microns on the silicon-oxide layer using a PECVD process, then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the second silicon-oxynitride layer or on the silicon-oxide layer using a PECVD process, then optionally depositing a third silicon-oxynitride layer with a thickness of between 0.05 and 0.15 microns on the silicon-nitride layer using a PECVD process, and then depositing a silicon-oxide layer with a thickness of between 0.2 and 0.7 microns on the third silicon-oxynitride layer or on the silicon-nitride layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a first silicon-oxide layer with a thickness of between 0.2 and 0.7 microns using a PECVD process, then depositing a second silicon-oxide layer with a thickness of between 0.5 and 1 microns on the first silicon-oxide layer using a spin-coating process, then depositing a third silicon-oxide layer with a thickness of between 0.2 and 0.7 microns on the second silicon-oxide layer using a PECVD process, then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the third silicon-oxide layer using a PECVD process, and then depositing a fourth silicon-oxide layer with a thickness of between 0.2 and 0.7 microns on the silicon-nitride layer using a PECVD process.
In another case, each of the first and second passivation layers 314 and 324 can be formed by first depositing a silicon-oxide layer with a thickness of between 0.5 and 2 microns using a HDP-CVD process, then depositing a silicon-nitride layer with a thickness of between 0.2 and 0.7 microns on the silicon-oxide layer using a PECVD process, and then depositing another silicon-oxide layer with a thickness of between 0.5 and 2 microns on the silicon-nitride layer using a HDP-CVD process.
A description of the stacked chip package structure of the present invention is as follows:
First, as shown in
Next, as shown in
Subsequently, as shown in
Next, as shown in
Two points are especially worthy of notice.
First, the order of two steps described in
Second, as shown in
In the embodiment above mentioned, the main components of the stacked chip package structure of the present invention have been illustrated. However, in the practical situation, the process for fabricating a stacked chip package may include other steps. For example, multiple sold balls may be formed on the bottom surface of the substrate; a polymer layer may be formed on the passivation layer; a polymer layer may be formed on the redistribution lines. The redistribution structure may be composed of not only a single patterned circuit layer, as shown in
As shown in
Referring to
It is remarkable that the first redistribution lines 340 of the present invention can be constructed of one or multiple patterned circuit layers. Various structures and materials can be applied to the patterned circuit layers. For example, the first redistribution lines 340 formed from a single patterned circuit layer is shown in
As above mentioned and as shown in
According to the above mentioned first embodiment, the redistribution lines are disposed on the first semiconductor chip in order to avoid the chip pads in the peripheral region of the first semiconductor chip being blocked by the substrate and to solve the incapability of being wirebonded to the first chip.
Similarly, the present invention can solve the problem of the wires formed by a wire bonding process being too long in case that the chip pads of the first and second semiconductor chips are located in the central region thereof.
A description for a stacked chip package structure of the present invention is as follows:
First, as shown in
Next, as shown in
Next, as shown in
Subsequently, as shown in
As mentioned in the first embodiment of the present invention, the order of two steps described in
Second, as shown in
As shown in
It should be noted that the first and second passivation layers 414 and 424 may have a same material or structure as those of the first and second passivation layers 314 and 324 as described in the first embodiment. The second redistribution lines 440 may have a same material or structure as those of the first redistribution lines 340 as described in the first embodiment. The substrate 430 may have a same material or structure as those of the substrate 330 as described in the first embodiment.
According to the above mentioned first and second embodiments, the first semiconductor chip and the second semiconductor chip have a same circuitry layout under the passivation layer. The first chip pads and the second chip pads that are in same positions have same electrical functions. However, in other embodiments of the present invention, the first semiconductor chip and the second semiconductor chip may have different circuitry layouts.
The second redistribution lines 544 are located on the second passivation layer 524 of the second semiconductor chip 520. The second redistribution lines 544 are electrically connected to the second chip pads 522. Multiple second redistribution pads 546 of the second redistribution lines 544 are located in the peripheral region of the second semiconductor chip 520.
Due to the formation of the first and second redistribution lines 540 and 544, multiple first wires 550 formed by a wire bonding process can pass through the opening 536 in the substrate 530 and make an electric connection between the first redistribution pads 542 and the second substrate pads 534. The second wires 560 formed by a wire bonding process can make an electric connection between the second redistribution pads 546 and the first substrate pads 532, and thereby the second wires 560 may have a reduced length.
It should be noted that the first and second passivation layers 514 and 524 may have a same material or structure as those of the first and second passivation layers 314 and 324 as described in the first embodiment. The first and second redistribution lines 540 and 544 may have a same material or structure as those of the first redistribution lines 340 as described in the first embodiment. The substrate 530 may have a same material or structure as those of the substrate 330 as described in the first embodiment.
Except for the above mentioned embodiments, the chip pads of the first semiconductor chip and the second semiconductor chip can be partially located in the peripheral region of the first and second semiconductor chips and partially located in the central region of the first and second semiconductor chips.
It should be noted that the first and second passivation layers 614 and 624 may have a same material or structure as those of the first and second passivation layers 314 and 324 as described in the first embodiment. The patterned circuit layer including the redistribution lines 640 and the metal pads 644 may have a same material or structure as those of the first redistribution lines 340 as described in the first embodiment. The substrate 630 may have a same material or structure as those of the substrate 330 as described in the first embodiment. Other similar structures not mentioned above but shown in
As shown in
It should be noted that the first and second passivation layers 714 and 724 may have a same material or structure as those of the first and second passivation layers 314 and 324 as described in the first embodiment. The patterned circuit layer including the redistribution lines 740 and the metal pads 744 may have a same material or structure as those of the first redistribution lines 340 as described in the first embodiment. The substrate 730 may have a same material or structure as those of the substrate 330 as described in the first embodiment. Other similar structures not mentioned above but shown in
To sum up, the stacked chip package and the process for forming the same employ multiple redistribution lines formed on the upper or lower semiconductor chip to change the positions of the metal pads used to be wirebonded thereto. Therefore, multiple chip pads of the lower semiconductor chip used to be wirebonded thereto cannot be blocked by the substrate. If the chip pads of the upper semiconductor chip are too far from the edge of the upper semiconductor chip, multiple redistribution lines can be formed over the upper semiconductor chip to form multiple metal pads used to be wirebonded thereto close to an edge of the upper semiconductor chip, thereby the wires formed by a wirebonding process and connected to the redistributed metal pads may have reduce lengths.
It is remarkable that in the stacked chip package of the present invention, at lease one polymer layer can be optionally formed over the first passivation layer of the first semiconductor chip and/or over the second passivation layer of the second semiconductor chip as disclosed in the above mentioned embodiments.
As shown in
As shown in
As shown in
In case that the redistribution lines 840 are constructed from multiple patterned circuit layers, the above mentioned polymer layer can be disposed between the patterned circuit layers. As shown in
In the stacked chip package of the prevent invention, a polymer layer can be disposed between the passivation layer and the redistribution lines, over the redistribution lines, or between the multiple patterned circuit layers of the redistribution lines. The distribution lines can be constructed from single or multiple patterned circuit layers. Various materials can be employed to the redistribution lines.
To sum up, the stacked chip package and the process for forming the same have at least following advantages:
a. The length of the wires formed by a wirebonding process can be reduced, and thereby a better electric performance of transmitting signals through the wires can be achieved.
b. The chip pads blocked by the substrate can be avoided and it is not needed to redesign the circuit layout under a passivation layer on a semiconductor chip. As a result, the process of forming the semiconductor chip can be simplified.
c. Multiple semiconductor chips with a same circuit layout under passivation layers thereof can be integrated in an electronic package. It is contributive to reduce the production costs and enhance the manufacture efficiency.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. Therefore, the protection area of the present invention depends on the claims attached in the patent application.
Number | Date | Country | Kind |
---|---|---|---|
94114203 A | May 2005 | TW | national |
This application is a continuation of application Ser. No. 12/269,045, filed on Nov. 12, 2008, now U.S. Pat. No. 7,973,401, which is a continuation of application Ser. No. 11/416,134, filed on May 3, 2006, now U.S. Pat. No. 7,508,059, which claims the priority benefit of Taiwan application Ser. No. 094114203, filed on May 3, 2005, all of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
2920232 | Evans | Jan 1960 | A |
3504214 | Lake et al. | Mar 1970 | A |
3634714 | Anderson et al. | Jan 1972 | A |
5282312 | DiStefano et al. | Feb 1994 | A |
5334874 | Metzler et al. | Aug 1994 | A |
5365790 | Chen et al. | Nov 1994 | A |
5384488 | Golshan et al. | Jan 1995 | A |
5534465 | Frye et al. | Jul 1996 | A |
5696466 | Li | Dec 1997 | A |
5854740 | Cha | Dec 1998 | A |
5861666 | Bellaar | Jan 1999 | A |
5872489 | Chang et al. | Feb 1999 | A |
5929510 | Geller et al. | Jul 1999 | A |
5969424 | Matsuki et al. | Oct 1999 | A |
6066877 | Williams et al. | May 2000 | A |
6087648 | Zhang et al. | Jul 2000 | A |
6121676 | Solberg | Sep 2000 | A |
6177731 | Ishida et al. | Jan 2001 | B1 |
6187680 | Costrini et al. | Feb 2001 | B1 |
6188028 | Haba et al. | Feb 2001 | B1 |
6225688 | Kim et al. | May 2001 | B1 |
6229221 | Kloen et al. | May 2001 | B1 |
6229711 | Yoneda | May 2001 | B1 |
6300234 | Flynn et al. | Oct 2001 | B1 |
6376904 | Haba et al. | Apr 2002 | B1 |
6410435 | Ryan | Jun 2002 | B1 |
6429112 | Smith et al. | Aug 2002 | B1 |
6465893 | Khandros et al. | Oct 2002 | B1 |
6472736 | Yeh et al. | Oct 2002 | B1 |
6476506 | O'Connor et al. | Nov 2002 | B1 |
6476507 | Takehara | Nov 2002 | B1 |
6496240 | Zhang et al. | Dec 2002 | B1 |
6548891 | Mashino | Apr 2003 | B2 |
6563106 | Bowers et al. | May 2003 | B1 |
6593222 | Smoak | Jul 2003 | B2 |
6610934 | Yamaguchi et al. | Aug 2003 | B2 |
6657228 | Ohtani | Dec 2003 | B2 |
6673698 | Lin et al. | Jan 2004 | B1 |
6683380 | Efland et al. | Jan 2004 | B2 |
6696748 | Thurgood | Feb 2004 | B1 |
6699730 | Kim et al. | Mar 2004 | B2 |
6707159 | Kumamoto et al. | Mar 2004 | B1 |
6756664 | Yang | Jun 2004 | B2 |
6762122 | Mis et al. | Jul 2004 | B2 |
6791178 | Yamaguchi et al. | Sep 2004 | B2 |
6798050 | Homma et al. | Sep 2004 | B1 |
6800555 | Test et al. | Oct 2004 | B2 |
6844631 | Yong et al. | Jan 2005 | B2 |
6885106 | Damberg et al. | Apr 2005 | B1 |
6897565 | Pflughaupt et al. | May 2005 | B2 |
6913949 | Pflughaupt et al. | Jul 2005 | B2 |
6933601 | Satoh et al. | Aug 2005 | B2 |
6940158 | Haba et al. | Sep 2005 | B2 |
6952047 | Li | Oct 2005 | B2 |
6965158 | Smith et al. | Nov 2005 | B2 |
6973709 | Huang | Dec 2005 | B2 |
6977440 | Pflughaupt et al. | Dec 2005 | B2 |
6979647 | Bojkov et al. | Dec 2005 | B2 |
6989600 | Kubo et al. | Jan 2006 | B2 |
7045899 | Yamane et al. | May 2006 | B2 |
7060607 | Efland | Jun 2006 | B2 |
7061121 | Haba | Jun 2006 | B2 |
7067926 | Yamazaki et al. | Jun 2006 | B2 |
7071547 | Kang et al. | Jul 2006 | B2 |
7115488 | Isobe et al. | Oct 2006 | B2 |
7149095 | Warner et al. | Dec 2006 | B2 |
7183643 | Gibson et al. | Feb 2007 | B2 |
7220667 | Yamagata | May 2007 | B2 |
7229850 | Li | Jun 2007 | B2 |
7294905 | Ogino et al. | Nov 2007 | B2 |
7335995 | Pflughaupt et al. | Feb 2008 | B2 |
7342258 | Yamazaki et al. | Mar 2008 | B2 |
7397117 | Lin et al. | Jul 2008 | B2 |
7417865 | Kim | Aug 2008 | B2 |
7470865 | Fushie et al. | Dec 2008 | B2 |
7508059 | Lin et al. | Mar 2009 | B2 |
7545044 | Shibayama et al. | Jun 2009 | B2 |
7589409 | Gibson et al. | Sep 2009 | B2 |
7629686 | Kinsman | Dec 2009 | B2 |
7653371 | Floyd | Jan 2010 | B2 |
7657242 | Floyd | Feb 2010 | B2 |
7678695 | Taniguchi et al. | Mar 2010 | B2 |
7786002 | Leib et al. | Aug 2010 | B2 |
7787130 | Webster | Aug 2010 | B2 |
7830588 | Miles | Nov 2010 | B2 |
7839356 | Hagood et al. | Nov 2010 | B2 |
7848004 | Miles | Dec 2010 | B2 |
7863524 | Shioga et al. | Jan 2011 | B2 |
7881686 | Floyd | Feb 2011 | B2 |
7973401 | Lin et al. | Jul 2011 | B2 |
7977763 | Lin et al. | Jul 2011 | B2 |
20010035452 | Test et al. | Nov 2001 | A1 |
20010040290 | Sakurai et al. | Nov 2001 | A1 |
20010051426 | Pozder et al. | Dec 2001 | A1 |
20020000671 | Zuniga et al. | Jan 2002 | A1 |
20020005577 | Shimoda | Jan 2002 | A1 |
20020043723 | Shimizu et al. | Apr 2002 | A1 |
20020089050 | Michii et al. | Jul 2002 | A1 |
20030057539 | Koopmans | Mar 2003 | A1 |
20030107118 | Pflughaupt et al. | Jun 2003 | A1 |
20030203537 | Koopmans | Oct 2003 | A1 |
20040031972 | Pflughaupt et al. | Feb 2004 | A1 |
20040070083 | Su | Apr 2004 | A1 |
20040203190 | Pflughaupt et al. | Oct 2004 | A1 |
20040217485 | Chung | Nov 2004 | A1 |
20050098869 | Shiozawa | May 2005 | A1 |
20050173796 | Pflughaupt et al. | Aug 2005 | A1 |
20050194672 | Gibson et al. | Sep 2005 | A1 |
20060033216 | Pflughaupt et al. | Feb 2006 | A1 |
20060202317 | Barakat et al. | Sep 2006 | A1 |
20070290316 | Gibson et al. | Dec 2007 | A1 |
20080284037 | Andry et al. | Nov 2008 | A1 |
Number | Date | Country |
---|---|---|
369690 | Sep 1999 | TW |
523887 | Mar 2003 | TW |
577153 | Feb 2004 | TW |
588446 | May 2004 | TW |
I225299 | Dec 2004 | TW |
I227553 | Feb 2005 | TW |
Entry |
---|
Mistry, K. et al. “A 45nm Logic Technology with High-k+ Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging,” IEEE International Electron Devices Meeting (2007) pp. 247-250. |
Edelstein, D.C., “Advantages of Copper Interconnects,” Proceedings of the 12th International IEEE VLSI Multilevel Interconnection Conference (1995) pp. 301-307. |
Theng, C. et al. “An Automated Tool Deployment for ESD (Electro-Static-Discharge) Correct-by-Construction Strategy in 90 nm Process,” IEEE International Conference on Semiconductor Electronics (2004) pp. 61-67. |
Gao, X. et al. “An improved electrostatic discharge protection structure for reducing triggering voltage and parasitic capacitance,” Solid-State Electronics, 27 (2003), pp. 1105-1110. |
Yeoh, A. et al. “Copper Die Bumps (First Level Interconnect) and Low-K Dielectrics in 65nm High Volume Manufacturing,” Electronic Components and Technology Conference (2006) pp. 1611-1615. |
Hu, C-K. et al. “Copper-Polyimide Wiring Technology for VLSI Circuits,” Materials Research Society Symposium Proceedings VLSI V (1990) pp. 369-373. |
Roesch, W. et al. “Cycling copper flip chip interconnects,” Microelectronics Reliability, 44 (2004) pp. 1047-1054. |
Lee, Y-H. et al. “Effect of ESD Layout on the Assembly Yield and Reliability,” International Electron Devices Meeting (2006) pp. 1-4. |
Yeoh, T-S. “ESD Effects on Power Supply Clamps,” Proceedings of the 6th International Symposium on Physical & Failure Analysis of Integrated Circuits (1997) pp. 121-124. |
Edelstein, D. et al. “Full Copper Wiring in a Sub-0.25 pm CMOS ULSI Technology,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 773-776. |
Venkatesan, S. et al. “A High Performance 1.8V, 0.20 pm CMOS Technology with Copper Metallization,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 769-772. |
Jenei, S. et al. “High Q Inductor Add-on Module in Thick Cu/SiLK™ single damascene,” Proceedings from the IEEE International Interconnect Technology Conference (2001) pp. 107-109. |
Groves, R. et al. “High Q Inductors in a SiGe BiCMOS Process Utilizing a Thick Metal Process Add-on Module,” Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting (1999) pp. 149-152. |
Sakran, N. et al. “The Implementation of the 65nm Dual-Core 64b Merom Processor,” IEEE International Solid-State Circuits Conference, Session 5, Microprocessors, 5.6 (2007) pp. 106-107, p. 590. |
Kumar, R. et al. “A Family of 45nm IA Processors,” IEEE International Solid-State Circuits Conference, Session 3, Microprocessor Technologies, 3.2 (2009) pp. 58-59. |
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) Presentation Slides 1-66. |
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) pp. 23-28. |
Ingerly, D. et al. “Low-K Interconnect Stack with Thick Metal 9 Redistribution Layer and Cu Die Bump for 45nm High Volume Manufacturing,” International Interconnect Technology Conference (2008) pp. 216-218. |
Kurd, N. et al. “Next Generation Intel® Micro-architecture (Nehalem) Clocking Architecture,” Symposium on VLSI Circuits Digest of Technical Papers (2008) pp. 62-63. |
Maloney, T. et al. “Novel Clamp Circuits for IC Power Supply Protection,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, Part C, vol. 19, No. 3 (Jul. 1996) pp. 150-161. |
Geffken, R. M. “An Overview of Polyimide Use in Integrated Circuits and Packaging,” Proceedings of the Third International Symposium on Ultra Large Scale Integration Science and Technology (1991) pp. 667-677. |
Luther, B. et al. “Planar Copper-Polyimide Back End of the Line Interconnections for ULSI Devices,” Proceedings of the 10th International IEEE VLSI Multilevel Interconnection Conference (1993) pp. 15-21. |
Master, R. et al. “Ceramic Mini-Ball Grid Array Package for High Speed Device,” Proceedings from the 45th Electronic Components and Technology Conference (1995) pp. 46-50. |
Maloney, T. et al. “Stacked PMOS Clamps for High Voltage Power Supply Protection,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings (1999) pp. 70-77. |
Lin, M.S. et al. “A New System-on-a-Chip (SOC) Technology—High Q Post Passivation Inductors,” Proceedings from the 53rd Electronic Components and Technology Conference (May 30, 2003) pp. 1503-1509. |
MEGIC Corp. “MEGIC way to system solutions through bumping and redistribution,” (Brochure) (Feb. 6, 2004) pp. 1-3. |
Lin, M.S. “Post Passivation Technology ™—MEGIC ® Way to System Solutions,” Presentation given at TSMC Technology Symposium, Japan (Oct. 1, 2003) pp. 1-32. |
Lin, M.S. et al. “A New IC Interconnection Scheme and Design Architecture for High Performance ICs at Very Low Fabrication Cost—Post Passivation Interconnection,” Proceedings of the IEEE Custom Integrated Circuits Conference (Sep. 24, 2003) pp. 533-536. |
Number | Date | Country | |
---|---|---|---|
20110241183 A1 | Oct 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12269045 | Nov 2008 | US |
Child | 13159368 | US | |
Parent | 11416134 | May 2006 | US |
Child | 12269045 | US |