Embodiments of the present disclosure relate generally to microelectronic packaging and, more particularly, to stacked microelectronic packages having sidewall conductors and methods for the fabrication thereof.
It is often useful to combine multiple microelectronic devices, such as semiconductor die carrying integrated circuits (ICs), microelectromechanical systems (MEMS), optical devices, passive electronic components, and the like, into a single package that is both compact and structurally robust. Packaging of microelectronic devices has traditionally been carried-out utilizing a so-called two dimensional (2D) or non-stacked approach in which two or more microelectronic devices are positioned and interconnected in a side-by-side or laterally adjacent spatial relationship. More particularly, in the case of ICs formed on semiconductor die, packaging has commonly entailed the mounting of multiple die to a package substrate and the formation of desired electrical connections through wire bonding or flip-chip (FC) connections. The 2D microelectronic package may then later be incorporated into a larger electronic system by mounting the package substrate to a printed circuit board (PCB) or other component included within the electronic system.
As an alternative to 2D packaging technologies of the type described above, three dimensional (3D) packaging technologies have recently been developed in which microelectronic devices are disposed in a stacked arrangement and vertically interconnected to produce a stacked, 3D microelectronic package. Such 3D packaging techniques yield highly compact microelectronic packages well-suited for usage within mobile phones, digital cameras, digital music players, biomedical devices, and other compact electronic devices. Additionally, such 3D packaging techniques enhance device performance by reducing interconnection length, and thus signal delay, between the packaged microelectronic devices.
Embodiments of the present disclosure will hereinafter be described in conjunction with the following figures, wherein like numerals denote like elements, and:
For simplicity and clarity of illustration, the drawing figures illustrate the general manner of construction and may omit depiction, descriptions, and details of well-known features and techniques to avoid unnecessarily obscuring the and non-limiting embodiments of the disclosure described in the subsequent Detailed Description. It should further be understood that features or elements appearing in the accompanying figures are not necessarily drawn to scale unless otherwise stated. For example, the dimensions of certain elements or regions in the figures may be exaggerated relative to other elements or regions to improve understanding of embodiments of the disclosure.
The following Detailed Description is merely illustrative in nature and is not intended to limit the disclosure or the application and uses of the disclosure. Any implementation described herein as is not necessarily to be construed as preferred or advantageous over other implementations. Furthermore, there is no intention to be bound by any theory presented in the preceding Background or the following Detailed Description.
The following describes embodiments of a method for fabricating stacked microelectronic packages. Reductions in vertical package profile are achieved, at least in part, through the usage of uniquely-formed sidewall conductors, which eliminate or at least reduce the usage of BGAs or similar contact formations to interconnect overlying package layers and the microelectronic devices contained therein. Additionally or alternatively, the package sidewall conductors can be utilized to provide a convenient manner in which microelectronic devices contained within lower package layer(s) can be electrically coupled to a contact formation formed over an upper package layer. The sidewall conductors described herein provide electrically-conductive paths between package layers, and from the package topside to the package bottom, in certain embodiments, and thereby eliminate or reduce the need for through-package vias. Further, the sidewall conductors formed pursuant to the below-described fabrication method are protected from damage during subsequent manufacturing processing and transport.
Referring to
RCP device panel 200 can be produced in following manner. First, microelectronic devices 206 are positioned in a desired spatial arrangement over the surface of a support substrate or carrier (not shown); e.g., devices 206 may be arranged over the carrier in a grid array of the type shown in
After encapsulation of microelectronic devices 206 within panel body 208, a plurality of package edge conductors is next fabricated over device surface 204 of RCP device panel 200. The term “package edge conductor,” as appearing herein, refers to an electrically-conductive element, such as a metal trace, a wire, an interconnect line, a metal-filled trench, a bond pad, or the like, which is electrically coupled to a microelectronic device embedded within a package or package layer and which extends to a sidewall or edge portion of the package to contact a sidewall conductor, such as the sidewall conductors described below in conjunction with
By way of non-limiting example,
As may be appreciated most readily with reference to
Package edge conductors 302 extend from their respective microelectronic devices 206 to neighboring dicing streets 312, which surround or border each device 206 and which are generically represented in
While a single layer or level of package edge conductors or traces 302 are formed over RCP panel 200 in the example shown in
RCP device panel 200 is singulated to complete production of the package layers during process 102 of method 100 (
In process 104 of method 100 (
Package layers 500 and 604 (and any additional microelectronic device panels included within partially-completed stacked microelectronic package 600) can be laminated together during process 104 of method 100. As indicated in
In the embodiment illustrated in
Cavities 802 for sidewall conductors are next formed on at least one of the package sidewalls 804 by removing some of the encapsulating material from sidewalls 804 of package body 800 between edge conductors 302 on layer 500 and edge conductors 302 on layer 604. Cavities 802 can be formed using a laser or other suitable technique and can have the same width as edge conductors 302, a smaller width than edge conductors 302, or larger width than edge conductors 302. Cavities 802 are typically a straight line between respective edge conductors 302 on layers 500, 604. A portion 902 (
Referring to
In some embodiments, a conductive material that can be used for sidewall conductors 1002 includes electrically-conductive adhesive (ECA). Other suitable conductive materials that can be used include conductive polymer and polymers filled with conductive particles such as metals, alloys of metals, metal coated organics particles, metal coated ceramic particles, solder pastes, solder-filled adhesives, nanoparticle-filled inks, and metal-containing adhesives or epoxies, such as silver-, nickel-, and copper-filled epoxies (collectively referred to herein as “electrically-conductive pastes”). Suitable conductive materials also include low melt point metals and alloys lacking resins or fluxes and having melting points below 300° C. including, but not limited to, indium and bismuth. The conductive material can be applied in the cavities 802 by spraying, inkjet and aerosol jet, stencil printing, or other dispensing method. Notably, sidewall conductors 1002 do not extend past the sidewalls of the cavities 802 and thus remain within the overall dimensions of package 600. Since sidewall conductors 1002 are contained fully within cavities 802, there is less chance that sidewall conductors 1002 will be damaged from external bumps with other components during subsequent manufacturing processes or while in transit.
Referring to
Referring to
Referring to
One or more lasers can be used to remove the portion of the edge conductors 302, encapsulant, and bonding layer 606, as well as a portion of encapsulant material along the top or bottom surface of layer 500 and/or 604, as required for packages 1200, 1400 and 1600.
Note that combinations of edge conductors 302 and sidewall conductors 1002, 1202, 1402, and 1602-1606 can be included in the same microelectronic package. Additionally different ends of sidewall conductors 1002, 1202, 14021602, 1604 can extend to different lengths between, overlapping, or beyond edge conductors 302.
By now it should be appreciated that in some embodiments, a method for fabricating stacked microelectronic packages can comprise providing a stacked microelectronic package including a package body having an external vertical package sidewall, a plurality microelectronic devices embedded within the package body, and package edge conductors electrically coupled to the plurality of microelectronic devices and extending to the external vertical package sidewall. A cavity is formed on an external surface of the package body between a first one of the package edge conductors and a second one of the package edge conductors. The cavity is filled with electrically conductive material.
In another aspect, the plurality of sidewall conductors are formed to electrically couple the plurality of microelectronic devices embedded within the package body.
In another aspect, the plurality of microelectronic devices can comprise a first microelectronic device and a second microelectronic device located in different levels of the package body. The plurality of sidewall conductors can be formed to electrically couple the first microelectronic device to the second microelectronic device.
In another aspect, the cavity can be formed between the first and second one of the package edge conductors and the conductive material is in contact with the first and second ones of the package edge conductors.
In another aspect, forming the cavity can include removing a portion of the first and second one of the package edge conductors.
In another aspect, the forming the cavity includes extending the cavity beyond at least one of the first and second one of the package edge conductors.
In another aspect, forming the cavity can include extending the cavity to an intermediate location over at least one of the first and second one of the package edge conductors.
In another aspect, the cavity can be formed in a step configuration that includes a run portion over a major surface of one of the levels of the package body, the run portion extending between and in contact with the external vertical package sidewall of a first level of the different levels and the external vertical package sidewall of a second level of the different levels.
In another aspect, the conductive material in the cavity can be within planform dimensions of the microelectronic package.
In another aspect, the conductive material can comprise one of a group consisting of: an electrically conductive adhesive, conductive polymer, a polymer filled with conductive particles, a metal alloy, metal coated organic particles, metal coated ceramic particles, solder paste, solder-filled adhesive, nanoparticle-filled ink, a metal-containing adhesive, a metal-containing epoxies, electrically-conductive pastes, indium, and bismuth.
In other embodiments, a stacked microelectronic package can comprise a package body having an external vertical package sidewall, a plurality of microelectronic devices embedded within the package body, and package edge conductors electrically coupled to the plurality of microelectronic devices and extending to the external vertical package sidewall. A cavity is formed on an external surface of the package body between a first one of the package edge conductors and a second one of the package edge conductors. Electrically conductive material is in the cavity and in electrical contact with a first and a second one of the package edge conductors, wherein the conductive material in the cavity is within planform dimensions of the microelectronic package.
In another aspect, the plurality of sidewall conductors can be formed to electrically couple the plurality of microelectronic devices embedded within the package body.
In another aspect, the plurality of microelectronic devices can comprise a first microelectronic device and a second microelectronic device located in different levels of the package body, and wherein the plurality of sidewall conductors are formed to electrically couple the first microelectronic device to the second microelectronic device.
In another aspect, the cavity can be formed in a step configuration that includes a run portion over a major surface of one of the levels of the package body, the run portion extending between and in contact with the external vertical package sidewall of a first level of the different levels and the external vertical package sidewall of a second level of the different levels.
In another aspect, a portion of the first and second one of the package edge conductors form part of the cavity.
In another aspect, the cavity extends beyond at least one of the first and second one of the package edge conductors.
In another aspect, the cavity extends to an intermediate location over at least one of the first and second one of the package edge conductors.
In still other embodiments, a stacked microelectronic package can comprise a package body having external vertical package sidewall, a first microelectronic device embedded within a first level of the package body, a second microelectronic device embedded within a second level of the package body, a first package edge conductor electrically coupled to the first microelectronic device and extending to the external vertical package sidewall, and a second package edge conductor electrically coupled to the second microelectronic device and extending to the external vertical package sidewall. A cavity can be formed on an external surface of the package body between the first package edge conductor and the second package edge conductor. Electrically conductive material is in the cavity and in electrical contact with the first and a second one of the package edge conductors.
In another aspect, the sidewall conductor is formed to electrically couple the first and second microelectronic devices embedded within the package body.
In another aspect, the cavity can be formed in a step configuration that includes a run portion over a major surface of one of the levels of the package body, the run portion extending between and in contact with the external vertical package sidewall of a first level of the different levels and the external vertical package sidewall of a second level of the different levels.
Embodiments of the above-described fabrication methods can also be described as providing electrically conductive circuit lines (referred to above as “sidewall conductors” or “sidewall interconnects”) at the edge of stacked microelectronic packages.
Terms such as “first,” “second,” “third,” “fourth,” and the like, if appearing in the description and the subsequent claims, may be utilized to distinguish between similar elements and are not necessarily used to indicate a particular sequential or chronological order. Such terms may thus be used interchangeably and that embodiments of the disclosure are capable of operation in sequences other than those illustrated or otherwise described herein. Furthermore, terms such as “comprise,” “include,” “have,” and the like are intended to cover non-exclusive inclusions, such that a process, method, article, or apparatus that comprises a list of elements is not necessarily limited to those elements, but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. The term “coupled,” as appearing herein, is defined as directly or indirectly connected in an electrical or non-electrical manner. Furthermore, the terms “substantial” and “substantially” are utilized to indicate that a particular feature or condition is sufficient to accomplish a stated purpose in a practical manner and that minor imperfections or variations, if any, are not significant for the stated purpose.
As appearing herein, the term “microelectronic device” is utilized in a broad sense to refer to an electronic device, element, or component produced on a relatively small scale and amenable to packaging in the below-described manner. Microelectronic devices include, but are not limited to, ICs formed on semiconductor die, MEMS, passive electronic components, optical devices, and other small scale electronic devices capable of providing processing, memory, sensing, radiofrequency, optical, and actuator functionalities, to list but a few examples. The term “microelectronic package” denotes a structure or assembly containing at least one and typically two or more microelectronic devices, which may or may not be interconnected. The term “stacked microelectronic package” refers to a microelectronic package containing at least two microelectronic devices located within different levels or overlying layers of the microelectronic package. Finally, the term “stacked microelectronic devices” is utilized to collectively refer to two or more microelectronic devices, which are located on different levels of a stacked microelectronic package, as defined above. The term “stacked microelectronic devices” thus does not require that one microelectronic device is necessarily positioned directly above or beneath another.
While at least one embodiment has been presented in the foregoing Detailed Description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the embodiment or embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the disclosure in any way. Rather, the foregoing Detailed Description will provide those skilled in the art with a convenient road map for implementing embodiments of the disclosure. It being understood that various changes may be made in the function and arrangement of elements described in an embodiment without departing from the scope of the disclosure as set-forth in the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4866501 | Shanfield | Sep 1989 | A |
5019946 | Eichelberger et al. | May 1991 | A |
5279991 | Minahan et al. | Jan 1994 | A |
5432729 | Carson et al. | Jul 1995 | A |
5465186 | Bajorek et al. | Nov 1995 | A |
5675180 | Pedersen et al. | Oct 1997 | A |
5847448 | Val et al. | Dec 1998 | A |
5977640 | Bertin et al. | Nov 1999 | A |
6467880 | Rhodes | Oct 2002 | B2 |
6560109 | Yamaguchi et al. | May 2003 | B2 |
6607941 | Prabhu et al. | Aug 2003 | B2 |
6674159 | Peterson | Jan 2004 | B1 |
6818977 | Poo et al. | Nov 2004 | B2 |
6822191 | De Steur et al. | Nov 2004 | B2 |
6855572 | Jeung et al. | Feb 2005 | B2 |
7394152 | Yu et al. | Jul 2008 | B2 |
7560215 | Sharma et al. | Jul 2009 | B2 |
7605457 | Hoshino | Oct 2009 | B2 |
7723159 | Do et al. | May 2010 | B2 |
7732907 | Han et al. | Jun 2010 | B2 |
7741156 | Pagaila et al. | Jun 2010 | B2 |
7759800 | Rigg et al. | Jul 2010 | B2 |
7829998 | Do et al. | Nov 2010 | B2 |
7838979 | Oh | Nov 2010 | B2 |
7843046 | Andrews et al. | Nov 2010 | B2 |
7951649 | Val | May 2011 | B2 |
7972650 | Church et al. | Jul 2011 | B1 |
7994621 | Kim | Aug 2011 | B2 |
8012802 | Sasaki et al. | Sep 2011 | B2 |
8030179 | Hoshino | Oct 2011 | B2 |
8134229 | Sasaki | Mar 2012 | B2 |
8247268 | Do et al. | Aug 2012 | B2 |
8362621 | Lee et al. | Jan 2013 | B2 |
8796561 | Scanlan et al. | Aug 2014 | B1 |
20020121702 | Higgins, III | Sep 2002 | A1 |
20030138610 | Tao | Jul 2003 | A1 |
20060043569 | Benson et al. | Mar 2006 | A1 |
20080274603 | Do | Nov 2008 | A1 |
20090039528 | Haba et al. | Feb 2009 | A1 |
20090134527 | Chang | May 2009 | A1 |
20090160065 | Haba et al. | Jun 2009 | A1 |
20090230533 | Hoshino et al. | Sep 2009 | A1 |
20100001407 | Krause et al. | Jan 2010 | A1 |
20100140811 | Leal et al. | Jun 2010 | A1 |
20100270668 | Marcoux | Oct 2010 | A1 |
20100320584 | Takano | Dec 2010 | A1 |
20110012246 | Andrews, Jr. et al. | Jan 2011 | A1 |
20110037159 | Mcelrea et al. | Feb 2011 | A1 |
20110304011 | Lee | Dec 2011 | A1 |
20120119385 | Co et al. | May 2012 | A1 |
20120187577 | Cordes | Jul 2012 | A1 |
20120193785 | Lin et al. | Aug 2012 | A1 |
20120313209 | Oganesian | Dec 2012 | A1 |
20130010441 | Oganesian et al. | Jan 2013 | A1 |
20130049225 | Kang | Feb 2013 | A1 |
20140054783 | Gong et al. | Feb 2014 | A1 |
20140054797 | Gong | Feb 2014 | A1 |
Entry |
---|
Notice of Allowance mailed May 19, 2015 for U.S. Appl. No. 13/591,924, 8 pages. |
Final Office Action mailed May 12, 2015 for U.S. Appl. No. 13/906,621, 11 pages. |
U.S. Appl. No. 13/591,990, Vincent, M.B., et al., “Stacked MicroElectronic Packages Having Sidewall Conductors and Methods for the Fabrication Thereof”, filed Aug. 22, 2012. |
U.S. Appl. No. 13/591,924, Gong, Z., et al., Stacked Microelectronic Packages Having Sidewall Conductors and Methods for theFabrication Thereof, filed Aug. 22, 2012. |
U.S. Appl. No. 13/591,969, Gong, Z., et al., “Stacked Microelectronic Packages Having Patterened Sidewall Conductors and Methods for the Fabrication Thereof”, filed Aug. 22, 2012. |
Notice of Allowance mailed Apr. 2, 2015 for U.S. Appl. No. 13/591,969, 8 pages. |
Non-Final Office Action mailed Mar. 6, 2015 for U.S. Appl. No. 13/591,924, 8 pages. |
Notice of Allowance mailed Feb. 17, 2015 for U.S. Appl. No. 13/591,990, 5 pages. |
Notice of Allowance mailed Mar. 5, 2015 for U.S. Appl. No. 14/042,623, 14 pages. |
Non-Final Office Action mailed May 22, 2015 for U.S. Appl. No. 14/097,424, 13 pages. |
Rabaey, J. et al., “Digital Integrated Circuits”, Jan. 2003, Pearson Education, 2nd Ed. 38-40. |
Restriction Requirement mailed Apr. 11, 2014 for U.S. Appl. No. 13/591,924, 9 pages. |
Non-Final Office Action mailed Jul. 24, 2014 for U.S. Appl. No. 13/591,924,16 pages (892). |
Final Office Action mailed Nov. 19, 2014 for U.S. Appl. No. 13/591,924, 21 pages. |
Non-Final Office Action mailed Sep. 13, 2013 for U.S. Appl. No. 13/591,969, 18 pages. |
Final Office Action mailed Feb. 14, 2014 for U.S. Appl. No. 13/591,969 16 pages. |
Final Office Action mailed Sep. 22, 2014 for U.S. Appl. No. 13/591,969 17 pages. |
Notice of Allowance mailed Jan. 28, 2015 for U.S. Appl. No. 13/591,969 7 pages. |
Restriction Requirement mailed Mar. 29, 2013 for U.S. Appl. No. 13/591,990, 4 pages. |
Non-Final Office Action mailed Jul. 5, 2013 for U.S. Appl. No. 13/591,990, 6 pages. |
Final Office Action mailed Dec. 19, 2013 for U.S. Appl. No. 13/591,990, 6 pages. |
Notice of Allowance mailed Jan. 8, 2015 for U.S. Appl. No. 13/591,990, 6 pages. |
Non-Final Office Action mailed Nov. 18, 2014 for U.S. Appl. No. 13/906,621, 5 pages. |
Restriction Requirement mailed Jan. 29, 2015 for U.S. Appl. No. 14/097,424, 8 pgs. |
Notice of Allowance mailed Feb. 3, 2015 for U.S. Appl. No. 14/042,628, 12 pages. |
Non-Final Office Action mailed Feb. 12, 2015 for U.S. Appl. No. 14/097,459, 16 pages. |
U.S. Appl. No. 14/042,623, filed Sep. 30, 2013, entitled “Devices and Stacked Microelectronic Packages with Parallel Conductors and Intra-Conductor Isolator Structures and Method of their Fabrication”. |
U.S. Appl. No. 14/042,628, filed Sep. 30, 2013, entitled “Devices and Stacked Microelectronic Packages with In-Trench Package Surface Conductors and Methods of Their Fabrication”. |
U.S. Appl. No. 14/097,424, filed Dec. 5, 2013, entitled “Devices and Stacked Microelectronic Packages with Package Surface Conductors and Methods of Their Fabrication”. |
U.S. Appl. No. 14/097,459, filed Dec. 5, 2013, entitled “Devices and Stacked Microelectronic Packages with Package Surface Conductors and Adjacent Trenches and Methods of Their Fabrication”. |
U.S. Appl. No. 13/906,621, filed May 31, 2013, entitled “Stacked Microelectronic Packages Having Sidewall Conductors and Methods for the Fabrication Thereof”. |
U.S. Appl. No. 14/573,519, filed Dec. 17, 2014, entitled “Microelectronic Devices with Mutli-Layer Package Surface Conductors and Methods of Their Fabrication”. |
Non-Final Office Action mailed Jul. 31, 2015 for U.S. Appl. No. 14/706,359, 7 pages. |
Non-Final Office Action mailed Sep. 3, 2015 for U.S. Appl. No. 13/906,621, 14 pages. |
Final Office Action mailed Sep. 4, 2015 for U.S. Appl. No. 14/097,459, 10 pages. |
Notice of Allowance mailed Oct. 8, 2015 for U.S. Appl. No. 14/097,424, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20140264945 A1 | Sep 2014 | US |