Delamination resistance of stacked dies in die saw

Information

  • Patent Grant
  • 8803332
  • Patent Number
    8,803,332
  • Date Filed
    Wednesday, July 7, 2010
    14 years ago
  • Date Issued
    Tuesday, August 12, 2014
    10 years ago
Abstract
An integrated circuit structure includes a first die including TSVs; a second die over and bonded to the first die, with the first die having a surface facing the second die; and a molding compound including a portion over the first die and the second die. The molding compound contacts the surface of the second die. Further, the molding compound includes a portion extending below the surface of the second die.
Description
TECHNICAL FIELD

This disclosure relates generally to integrated circuits, and more particularly to methods of stacking dies, and even more particularly to package assemblies including stacked dies and methods of packaging the same.


BACKGROUND

Since the manufacturing of the integrated circuit, the semiconductor industry has experienced continued rapid growth due to continuous improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more components to be integrated into a given area.


These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvement in lithography has resulted in considerable improvement in 2D integrated circuit formation, there are physical limits to the density that can be achieved in two dimensions. One of these limits is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.


An additional limitation comes from the significant increase in the number and length of interconnections between devices as the number of devices increases. When the number and length of interconnections increase, both circuit RC delay and power consumption increase.


Among the efforts for resolving the above-discussed limitations, three-dimensional integrated circuits (3D ICs) and stacked dies are commonly used. Through-silicon vias (TSVs) are often used in 3D ICs and stacked dies for connecting dies. In this case, TSVs are used to connect the integrated circuits on a die to the backside of the die. In addition, TSVs are also used to provide a short grounding path to connect the ground in the integrated circuits to the backside of the die, which is typically covered by a grounded aluminum film. Methods are thus being explored to enhance the stacking of dies comprising TSVs.


SUMMARY

In accordance with one aspect of the embodiment, an integrated circuit structure includes a first die including at least one through-silicon via (TSV); a second die over and bonded to the first die, with the first die having a surface facing the second die; and a molding compound including a portion over the first die and the second die. The molding compound contacts a surface of the second die. Further, the molding compound includes a portion extending below the surface of the second die.


Other embodiments are also disclosed.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIGS. 1A through 8 are perspective views and cross-sectional views of intermediate stages in the manufacturing of a package assembly in accordance with an embodiment, wherein redistribution lines and bumps of a die are formed before the die is bonded to another die; and



FIGS. 9A through 17 are perspective views and cross-sectional views of intermediate stages in the manufacturing of a package assembly in accordance with another embodiment, wherein redistribution lines and bumps of a die are formed after the die is bonded to another die.





DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the embodiments of the embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the embodiments, and do not limit the scope of the embodiments.


A novel package assembly comprising dies having through-silicon vias (TSVs) (also known as through-semiconductor vias or through-substrate vias) and the method of forming the same are presented. The intermediate stages of manufacturing an embodiment are illustrated. The variations of the embodiment are then discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.



FIGS. 1A and 1B are a perspective view and a cross-sectional view, respectively, of an initial stage in accordance with an embodiment. Carrier 4 is provided, and mounting material 6 is applied on a side of carrier 4, so that mounting material 6 has a flat surface. Mounting material 6 may be applied to carrier 4 in a liquid form, and then cured. In an embodiment, mounting material 6 is removed in subsequent process steps, and may comprise reusable materials such as wax, adhesives (glues), b-stage materials, and the like. The reusable material may be collected after it is removed from carrier 4, and may be reused on other carriers. Accordingly, mounting material 6 is also referred to as reusable material 6.


TSV dies 10, which comprise TSVs 16 therein, are mounted on mounting material 6. In an embodiment, before TSV dies 10 are mounted on mounting material 6, redistribution lines (RDLs) 12 and bumps 14 (FIG. 1B) are pre-formed on the front sides (the sides facing down in FIG. 1B) of TSV dies 10. TSVs 16 are formed in the semiconductor substrates (for example, silicon substrates) (not shown) in TSV dies 10. In an embodiment, as shown in FIG. 1B, TSVs 16 penetrate through the semiconductor substrate and protrude out of the back sides (the sides facing up in FIG. 1B) of TSV dies 10 in the form of copper-containing bumps (for example, copper posts). In alternative embodiments, TSVs 16 are connected to bond pads (not shown) that are formed on the backsides of TSV dies 10.


Referring to FIGS. 2A and 2B, top dies 20 are bonded onto TSV dies 10, for example, through flip-chip bonding. The circuits in top dies 20 are electrically connected to TSVs 16 in TSV dies 10. Top dies 20 and TSV dies 10 may include integrated circuits (not shown), such as complementary metal-oxide-semiconductor (CMOS) transistors, therein. Top dies 20 may have sizes smaller than, equal to, that of TSV dies 10. In FIG. 3, underfill 22 is dispensed into the space between top dies 20 and TSV dies 10 to protect the bonds. Underfill 22 is then cured.


Referring to FIGS. 4A and 4B, which are a perspective view and a cross-sectional view, respectively, of a same structure, a wafer-level molding is performed, and molding compound 24 is molded to cover top dies 20 and TSV dies 10. After being cured, the resulting molding compound 24 has a flat top surface. Molding compound 24 provides protection to the stacked structure, and is left in the final structure. Accordingly, molding compound 24 may use commonly used molding compound materials such as resins. FIG. 4B illustrates that molding compound 24 is filled into the space between TSV dies 10 and contacting mounting material 6. The bottom surface of molding compound 24 may also be substantially level with the bottom surfaces of TSV dies 10. Accordingly, top dies 20 are spaced apart from each other by molding compound 24, and TSV dies 10 are spaced apart from each other by molding compound 24.



FIG. 5 illustrates dicing tape 26 being mounted onto molding compound 24. Dicing tape 26 may include dicing frame 28 therein. After being mounted, dicing tape 26 is adhered to molding compound 24. Next, as shown in FIGS. 6A (a perspective view) and 6B (a cross-sectional view), carrier 4 is de-bonded from molding compound 24 through the removal of mounting material 6. Depending on the material used for mounting material 6, the removal may be performed using water or other solvents. In the embodiments wherein mounting material 6 is reusable, after the step as shown in FIGS. 6A and 6B is performed, removed reusable material 6 may be collected and reused. In the reuse of the reusable material, the process steps as shown in FIGS. 1 and 5 are repeated to bond additional top dies to additional TSV dies, and the collected reusable material 6 may be applied (on other carriers similar to carrier 4) to form another mounting material 6, which is similar to what is shown in FIG. 2. In other embodiments, carrier 4 is adhered to TSV dies 10 through an ultra-violet (UV) glue, and hence may be de-bonded by exposing the UV glue to a UV light.


Next, a die saw is performed to the structure as shown in FIGS. 6A and 6B. A cross-sectional view of a piece of the resulting stacked dies (referred to as wafer-level molding units 30 hereinafter) is shown in FIG. 7. In the die-saw, kerf lines 25 are spaced apart from the edges 27 of TSV dies and edges 29 of top dies 20. In a resulting wafer-level molding unit 30, both top die 20 and TSV dies 10 are covered by molding compound 24, and edges 27 of TSV die 10 and edges 29 of top die 20 are covered by molding compound 24. It is observed that since molding compound 24 extends below surface 32 (the back surfaces of TSV die 10 facing top die 20), the delamination that may occur during the sawing of the stacking structure is reduced. The reliability test result of the resulting package assembly is also improved.


Referring to FIG. 8, wafer-level molding unit 30 is bonded onto package substrate 36 through bumps 14. In alternative embodiments, wafer-level molding unit 30 may be bonded onto package substrate 36 through wire bonding (not shown). Underfill 38 is also dispensed between wafer-level molding unit 30 and package substrate 36. Ball-grid-array (BGA) balls 40, which are solder balls, may also be mounted onto package substrate 36.



FIGS. 9A through 17 illustrate an alternative embodiment. In this embodiment, RDLs 12 and bumps 14 (refer to FIG. 15), instead of being pre-formed before TSV dies 10 are mounted on mounting material 6, are formed after carrier 4 is de-bonded. Unless specified otherwise, like reference numerals used in this embodiment represent like elements used in the preceding embodiment. The materials and process details of this embodiment may also be found by referring to the embodiment shown in FIGS. 1A through 8. Referring to FIGS. 9A and 9B, which are a perspective view and a cross-sectional view of a same structure, respectively, TSV dies 10 are mounted on mounting material 6, which is further applied on carrier 4. No RDLs and bumps are formed on the front sides (the sides facing down in FIG. 9B) of TSV dies 10.


The process steps shown in FIGS. 10A through 15 are essentially the same as shown in FIGS. 2 through 6. In FIGS. 10A and 10B, top dies 20 are bonded onto TSV dies 10. Underfill 22 is then dispensed to between top dies 20 and TSV dies 10, as shown in FIGS. 11A and 11B. Referring to FIGS. 12A and 12B, a wafer-level molding is performed to cover top dies 20 and TSV dies 10 with molding compound 24. In FIG. 13, dicing tape 26 is mounted onto molding compound 24, followed by the de-bonding of carrier 4, as shown in FIGS. 14A and 14B.


Next, as shown in FIG. 15, RDLs 12 and bumps 14 are formed. The formation details of RDLs 12 and bumps 14 are known in the art, and hence are not discussed herein. Next, a die saw is performed on the structure as shown in FIG. 15, and one of the resulting wafer-level molding units 30 is illustrated in FIG. 16. Again, during the die saw, kerf lines are spaced apart from edges of top dies 20 and TSV dies 10, and hence edges of top dies 20 and TSV dies 10 are not exposed. FIG. 17 illustrates the bonding of wafer-level molding unit 30 onto package substrate 36.


The embodiments have several advantageous features. By allowing the molding compound to extend below the surfaces of TSV dies 10 facing top dies 20, the likelihood of delamination and cracking in the die-saw process is reduced. The reliability of the resulting package assemblies is thus improved.


Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the embodiments.

Claims
  • 1. An integrated circuit structure comprising: a first die comprising at least one through-substrate via (TSV), the first die further comprising a first surface and a second surface opposite the first surface, the second surface having at least one redistribution line disposed thereon, the at least one TSV extending from the at least one redistribution line through the first die and above the first surface;a second die over and bonded to the first die, the first surface of the first die spaced apart from and facing the second die, the second die in electrical contact with the at least one TSV;a molding compound comprising a portion over the first die and the second die, wherein the molding compound contacts the first surface of the first die, and wherein the molding compound comprises a first portion extending below the first surface of the first die and further comprises a bottom surface that is about level with the second surface of the first die;at least one connector different from the at least one TSV and disposed on the second surface of the first die; anda package substrate underlying and bonded to the first die by the at least one connector, wherein the molding compound is spaced apart from the package substrate.
  • 2. The integrated circuit structure of claim 1, wherein the molding compound further comprises a second portion directly over the first die, and wherein the first portion and the second portion are formed of a same material.
  • 3. The integrated circuit structure of claim 1, wherein the second die is bonded to the TSV in the first die.
  • 4. The integrated circuit structure of claim 1, wherein the second die has a size smaller than the first die.
  • 5. An integrated circuit structure comprising: a bottom die comprising through-substrate vias (TSVs), the TSVs extending through bottom die and above a first side, the bottom die having a second side opposite the first side;a top die over and bonded to the TSVs of the bottom die, the first side of the bottom die facing the top die;a molding compound comprising a first portion over the bottom die and the top die, a second portion contacting side edges of the bottom die and the top die, and a bottommost surface level with a bottom surface of the bottom die; anda package substrate underlying and bonded at a first side to the second side of the bottom die by first connectors different than the TSVs, the package substrate spaced apart from the bottom die, the package substrate having second connectors mounted on a second side opposite the first side;wherein edges of the molding compound are misaligned with respective edges of the package substrate.
  • 6. The integrated circuit structure of claim 5, wherein a portion of the first side of the bottom die contacts the molding compound.
  • 7. The integrated circuit structure of claim 5, wherein the top die and the bottom die are bonded through flip-chip bonding.
  • 8. The integrated circuit structure of claim 5, wherein the first portion and the second portion of the molding compound are formed of a same material.
  • 9. The integrated circuit structure of claim 5, wherein the molding compound is spaced apart from the package substrate.
  • 10. The integrated circuit structure of claim 5, wherein the top die has a size smaller than the bottom die.
  • 11. A method of forming an integrated circuit structure, the method comprising: mounting a mounting material in a liquid form onto a carrier;curing the mounting material;placing a bottom die on the cured mounting material;bonding a top die over the bottom die, wherein the bottom die comprises a surface facing the top die, and wherein the bottom die comprises through-substrate vias (TSVs) therein;molding a molding compound onto the bottom die and the top die, wherein the molding compound contacts the surface of the top die, and wherein the molding compound comprises a portion extending below the surface of the top die; andafter the molding compound is molded, sawing the molding compound.
  • 12. The method of claim 11 further comprising: mounting a dicing tape onto the molding compound; andremoving the mounting material to separate the molding compound, the top die, and the bottom die from the carrier.
  • 13. The method of claim 12 further comprising: after the step of removing the mounting material from over the top die, collecting the mounting material; andre-applying the mounting material that is collected onto an additional carrier.
  • 14. The method of claim 11 further comprising, before the step of bonding the top die to the bottom die, forming redistribution lines and bumps on the bottom die.
  • 15. The method of claim 11 further comprising, after the step of molding the molding compound, forming redistribution lines and bumps on the bottom die.
  • 16. The method of claim 11 further comprising: after the step of sawing the molding compound, bonding a package substrate with the bottom die.
  • 17. The integrated circuit structure of claim 1, wherein edges of the molding compound are misaligned with respective edges of the package substrate.
  • 18. The integrated circuit structure of claim 1, wherein the at least one connector is mounted on the at least one redistribution line and is in electrical contact with the at least one TSV by way of the at least one redistribution line, and wherein the at least one connector is non aligned with the at least one TSV.
  • 19. The integrated circuit structure of claim 1, wherein the molding compound contacts the first surface of the first die.
  • 20. The integrated circuit structure of claim 5, wherein the second connectors are each non-aligned with respective ones of the TSVs.
Parent Case Info

This application claims the benefit of U.S. Provisional Application No. 61/241,637 filed on Sep. 11, 2009, entitled “Delamination Resistance of Stacked Dies in Die Saw,” which application is hereby incorporated herein by reference.

US Referenced Citations (102)
Number Name Date Kind
4811082 Jacobs et al. Mar 1989 A
4990462 Sliwa, Jr. Feb 1991 A
5075253 Sliwa, Jr. Dec 1991 A
5380681 Hsu Jan 1995 A
5481133 Hsu Jan 1996 A
6002177 Gaynes et al. Dec 1999 A
6187678 Gaynes et al. Feb 2001 B1
6229216 Ma et al. May 2001 B1
6236115 Gaynes et al. May 2001 B1
6271059 Bertin et al. Aug 2001 B1
6279815 Correia et al. Aug 2001 B1
6355501 Fung et al. Mar 2002 B1
6434016 Zeng et al. Aug 2002 B2
6448661 Kim et al. Sep 2002 B1
6461895 Liang et al. Oct 2002 B1
6562653 Ma et al. May 2003 B1
6570248 Ahn et al. May 2003 B1
6600222 Levardo Jul 2003 B1
6607938 Kwon et al. Aug 2003 B2
6661085 Kellar et al. Dec 2003 B2
6762076 Kim et al. Jul 2004 B2
6790748 Kim et al. Sep 2004 B2
6887769 Kellar et al. May 2005 B2
6908565 Kim et al. Jun 2005 B2
6908785 Kim Jun 2005 B2
6924551 Rumer et al. Aug 2005 B2
6943067 Greenlaw Sep 2005 B2
6946384 Kloster et al. Sep 2005 B2
6975016 Kellar et al. Dec 2005 B2
7037804 Kellar et al. May 2006 B2
7056807 Kellar et al. Jun 2006 B2
7074703 Fukazawa Jul 2006 B2
7087538 Staines et al. Aug 2006 B2
7151009 Kim et al. Dec 2006 B2
7157787 Kim et al. Jan 2007 B2
7215033 Lee et al. May 2007 B2
7276799 Lee et al. Oct 2007 B2
7279795 Periaman et al. Oct 2007 B2
7291929 Tanaka et al. Nov 2007 B2
7307005 Kobrinsky et al. Dec 2007 B2
7317256 Williams et al. Jan 2008 B2
7320928 Kloster et al. Jan 2008 B2
7345350 Sinha Mar 2008 B2
7390700 Gerber et al. Jun 2008 B2
7402442 Condorelli et al. Jul 2008 B2
7402515 Arana et al. Jul 2008 B2
7410884 Ramanathan et al. Aug 2008 B2
7432592 Shi et al. Oct 2008 B2
7494845 Hwang et al. Feb 2009 B2
7528494 Furukawa et al. May 2009 B2
7531890 Kim May 2009 B2
7531905 Ishino et al. May 2009 B2
7537959 Lee et al. May 2009 B2
7557597 Anderson et al. Jul 2009 B2
7576435 Chao Aug 2009 B2
7589406 Wood Sep 2009 B2
7598617 Lee et al. Oct 2009 B2
7598618 Shiraishi Oct 2009 B2
7655504 Mashino Feb 2010 B2
7824960 Hao et al. Nov 2010 B2
7834450 Kang Nov 2010 B2
7867821 Chin Jan 2011 B1
7884459 Yoshida et al. Feb 2011 B2
7902638 Do et al. Mar 2011 B2
7948095 Ng et al. May 2011 B2
8101460 Pagaila et al. Jan 2012 B2
8110910 Kim Feb 2012 B2
8138017 Chin Mar 2012 B2
8143719 Toh et al. Mar 2012 B2
8446000 Shen et al. May 2013 B2
20020074637 McFarland Jun 2002 A1
20050051883 Fukazawa Mar 2005 A1
20050167812 Yoshida et al. Aug 2005 A1
20050230804 Tanida et al. Oct 2005 A1
20050263869 Tanaka et al. Dec 2005 A1
20050280160 Kim et al. Dec 2005 A1
20060073701 Koizumi et al. Apr 2006 A1
20060261491 Soeta et al. Nov 2006 A1
20060289992 Wood Dec 2006 A1
20070007639 Fukazawa Jan 2007 A1
20070090517 Moon et al. Apr 2007 A1
20070126085 Kawano et al. Jun 2007 A1
20070200216 Kim et al. Aug 2007 A1
20070210447 Kinsley Sep 2007 A1
20070222050 Lee et al. Sep 2007 A1
20070281374 Lee et al. Dec 2007 A1
20070287265 Hatano et al. Dec 2007 A1
20080036082 Eun Feb 2008 A1
20080237310 Periaman et al. Oct 2008 A1
20080272464 Do et al. Nov 2008 A1
20080272486 Wang et al. Nov 2008 A1
20080272504 Do et al. Nov 2008 A1
20090200662 Ng et al. Aug 2009 A1
20090218671 Kuwabara Sep 2009 A1
20090258459 Gerber et al. Oct 2009 A1
20090302435 Pagaila et al. Dec 2009 A1
20090321948 Wang et al. Dec 2009 A1
20100013081 Toh et al. Jan 2010 A1
20100109169 Kolan et al. May 2010 A1
20100320587 Lee et al. Dec 2010 A1
20100327465 Shen et al. Dec 2010 A1
20110024888 Pagaila et al. Feb 2011 A1
Related Publications (1)
Number Date Country
20110062592 A1 Mar 2011 US
Provisional Applications (1)
Number Date Country
61241637 Sep 2009 US