This application relates to the following commonly-assigned U.S. patent application Ser. No. 11/409,297, filed Apr. 21, 2006, and entitled “Bond Pad Structure for Wire Bonding,” which application is hereby incorporated herein by reference.
This invention relates generally to integrated circuits, and more particularly to the structure and formation methods of bonding structures of integrated circuits.
Integrated circuit (IC) chips are often electrically connected by wires (e.g., gold or aluminum wires) to a package substrate in a packaging assembly to provide external signal exchange. Such wires are typically wire bonded to bond pads formed on an IC chip using thermal compression and/or ultrasonic vibration. Wire bonding processes exert thermal and mechanical stresses on the bond pads and on the underlying layers and structure below the bond pads. The structures of the bond pads need to be able to sustain these stresses to ensure a quality bonding of the wires.
Currently, many processes use low-k and ultra low-k dielectric materials in inter-metal dielectric (IMD) layers to reduce RC delay and parasitic capacitances. The general trend in IMD designs is that the dielectric constant (k) of the IMD layers tends to decrease from low-k regime to ultra low-k regime. This, however, means that the IMD layers, in which metal lines and vias are formed, are more mechanically fragile. Further, the IMD layers may delaminate when under the stress applied by the wire bonding force. New bonding structures and methods are thus needed so that the IMD layers are not damaged, while at the same time the benefit of reduced RC delay resulting from the reduced k value is preserved.
In accordance with one aspect of the present invention, an integrated circuit structure includes a bond pad; an Mtop pad located directly underlying the bond pad; an Mtop-1 pad having at least a portion directly underlying the Mtop pad, wherein at least one of the Mtop pad and the Mtop-1 pad has a horizontal dimension smaller than a horizontal dimension of the bond pad; a plurality of vias interconnecting the Mtop pad and the Mtop-1 pad; and a bond ball on the bond pad. Each of the Mtop pad and the Mtop-1 pad has positive enclosures to the bond ball in all horizontal directions.
In accordance with another aspect of the present invention, an integrated circuit structure includes a bond pad; a bond ball bonded onto the bond pad; a wire attached to the bond ball; a first passivation layer underlying the bond pad; a first plurality of vias in the first passivation layer; and a double solid pad underlying the first passivation layer. The double solid pad includes an Mtop pad electrically coupled to the bond pad through the first plurality of vias, the Mtop pad being a solid conductive pad, wherein edges of the Mtop pad extend horizontally beyond respective edges of the bond ball by enclosures greater than about 2.4 μm; an Mtop-1 pad underlying the Mtop pad; and a second plurality of vias between and interconnecting the Mtop pad and the Mtop-1 pad. Edges of the Mtop-1 pad extend horizontally beyond respective edges of the bond ball by at least the enclosures. At least one of the Mtop pad and the Mtop-1 pad has a first horizontal dimension less than a respective second horizontal dimension of the bond pad.
In accordance with yet another aspect of the present invention, an integrated circuit structure includes a bond pad; a bond ball bonded onto the bond pad; a wire attached to the bond ball; a first passivation layer underlying the bond pad; and a double solid pad underlying the first passivation layer. The double solid pad includes an Mtop pad having at least a portion directly underlying the bond pad, wherein edges of the Mtop pad extend horizontally beyond respective edges of the bond ball by enclosures with positive values; an Mtop-1 pad having at least a portion directly underlying the Mtop pad, wherein the Mtop pad and the Mtop-1 pad are dummy pads; and a first plurality of vias between and interconnecting the Mtop pad and the Mtop-1 pad, wherein edges of the Mtop-1 pad extend horizontally beyond respective edges of the bond ball by at least the enclosures.
The advantageous features of the present invention include reduced chip area usage by the double solid pad without sacrificing the reliability of interconnect structures and bond pads.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
To solve the low-k dielectric damage problem incurred by the bonding force exerted during wire bonding, a bonding structure as shown in
The bonding structure as shown in
Passivation layers 34 and 36 are formed over substrate 30, and also over interconnect structure 40. Passivation layers 34 and 36 are commonly referred to in the art as being passivation-1 and passivation-2, respectively, and may be formed of materials such as silicon oxide, silicon nitride, un-doped silicate glass (USG), and/or multi-layers thereof. Bond pad 38 is formed over passivation layer 34. Further, bond pad 38 is in passivation layer 36 and exposed through opening 42 in passivation layer 36. Bond pad 38 may be formed of a metallic material such as aluminum, copper, silver, gold, nickel, tungsten, alloys thereof, and/or multi-layers thereof. Bond pad 38 may be electrically connected to active circuit 32, for example, through double solid pad 50 or other interconnections.
Interconnect structure 40 includes a plurality of metallization layers comprising metal lines and vias, and is used to interconnect portions of active circuit 32, and to connect active circuit 32 to bond pad 38. The metallization layers include top dielectric layers in which pads 52 and 54 are formed, and the top dielectric layers may be formed of un-doped silicate glass or low-k dielectric materials. In the two top metallization layers of the interconnect structure, which are referred to as layers Mtop and Mtop-1, double solid pad 50 is formed. Double solid pad 50 includes Mtop pad 52, Mtop-1 pad 54, and a plurality of vias 56 connecting pads 52 and 54. Mtop pad 52, Mtop-1 pad 54, and vias 56 may be formed of copper, tungsten, or other metals, and may be formed using dual damascene or single damascene processes. Alternatively, they may be formed by depositing a metal layer, and etching the metal layer. Double solid pad 50 is electrically connected to bond pad 38 through via(s) 58, which are formed in passivation layer 34.
A wire bond is made to electrically connect to bond pad 38. The wire bond includes bond ball 60 and the connecting wire 62. Bond ball 60 has a greater diameter than wire 62 as a result of the bonding. As is known in the art, bond ball 60 and wire 62 may be formed of gold, aluminum, or the like. Through bond ball 60, bond wire 62 is electrically connected to bond pad 38, and further to the underlying active circuit 32.
In the preferred embodiment of the present invention, bond pad 38 has a horizontal dimension L1, which is measured in a plane (and hence all directions in the plane are referred to as in-plane directions hereinafter) parallel to the surface of substrate 30. Mtop pad 52 and Mtop-1 pad 54 have horizontal dimension L2′ and L2, respectively. Dimensions L1, L2, and L2′ may be lengths or widths. In an embodiment, Mtop pad 52 and Mtop-1 pad 54 are fully overlapping and aligned to each other, and hence all edges of Mtop pad 52 may be substantially co-terminus with the respective edges of Mtop-1 pad 54. Preferably, at least one, and possibly both, of horizontal dimensions L2 and L2′ are less than horizontal dimension L1. In an embodiment of the present invention, horizontal dimensions L2 and L2′ may be less than about 90 percent, or even about 50 percent, of horizontal dimension L1. Further, double solid pad 50 is directly underlying, and vertically aligned to bond ball 60. All edges 68 of double solid pad 50 (including both the edges of Mtop pad 52 and the Mtop-1 pad 54) extend beyond edges 70 of bond ball 60 by distance S (referred to as enclosure hereinafter) greater than about 2.4 μm, and more preferably greater than about 4 μm, and even more preferably between about 4 μm and 6 μm. Accordingly, no edge of bond ball 60 is horizontally aligned to, or extends beyond, the respective edge of double solid pad 50. The significance of the enclosure S is discussed in subsequent paragraphs.
The significance of the required enclosure S (refer to
A further simulation is then performed to V4/M5 to study the relationship between the enclosure S (refer to
Referring back to
Although throughout the description, the term “double solid pad” is used to refer to Mtop pad 52 and Mtop-1 pad 54, in alternative embodiments, Mtop pad 52 and Mtop-1 pad 54 do not have to be solid in top views.
The embodiments of the present invention have several advantageous features. First, by reducing the size of at least one, and possibly both of the Mtop pad and Mtop-1 pad, chip area is saved. The reduction in the usage of the chip area, however, causes no degradation in the reliability of wire bonding structure when adequate enclosure is enforced. Further, the embodiments of the present invention require no additional lithography steps.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Number | Name | Date | Kind |
---|---|---|---|
5923088 | Shiue et al. | Jul 1999 | A |
6043144 | Kuo | Mar 2000 | A |
6144100 | Shen et al. | Nov 2000 | A |
6232662 | Saran | May 2001 | B1 |
6261944 | Mehta et al. | Jul 2001 | B1 |
6306749 | Lin | Oct 2001 | B1 |
6313537 | Lee et al. | Nov 2001 | B1 |
6448641 | Ker et al. | Sep 2002 | B2 |
6455943 | Sheu et al. | Sep 2002 | B1 |
6495918 | Brintzinger | Dec 2002 | B1 |
6528881 | Tsuboi | Mar 2003 | B1 |
6560862 | Chen et al. | May 2003 | B1 |
6614091 | Downey et al. | Sep 2003 | B1 |
6734093 | Sabin et al. | May 2004 | B1 |
6756671 | Lee et al. | Jun 2004 | B2 |
6822329 | Varrot et al. | Nov 2004 | B2 |
6846717 | Downey et al. | Jan 2005 | B2 |
6858885 | Ebara | Feb 2005 | B2 |
6864583 | Matsunaga et al. | Mar 2005 | B2 |
6900541 | Wang et al. | May 2005 | B1 |
6908841 | Burrell et al. | Jun 2005 | B2 |
6913946 | Lin | Jul 2005 | B2 |
7038280 | Righter | May 2006 | B2 |
7115985 | Antol et al. | Oct 2006 | B2 |
7157734 | Tsao et al. | Jan 2007 | B2 |
7202565 | Matsuura et al. | Apr 2007 | B2 |
7211902 | Yamaha | May 2007 | B2 |
7232705 | Righter | Jun 2007 | B2 |
7250679 | Otsuka | Jul 2007 | B2 |
7253531 | Huang et al. | Aug 2007 | B1 |
7276797 | Fan et al. | Oct 2007 | B2 |
7281231 | Kan et al. | Oct 2007 | B2 |
7323406 | Lim et al. | Jan 2008 | B2 |
7345898 | Park et al. | Mar 2008 | B2 |
7391114 | Mimura et al. | Jun 2008 | B2 |
7420283 | Ito | Sep 2008 | B2 |
7425767 | Lin | Sep 2008 | B2 |
7453158 | Singh et al. | Nov 2008 | B2 |
7521812 | Lee et al. | Apr 2009 | B2 |
7622364 | Adkisson et al. | Nov 2009 | B2 |
7714357 | Hayashi et al. | May 2010 | B2 |
7863652 | Toyoshima et al. | Jan 2011 | B2 |
20020111009 | Huang et al. | Aug 2002 | A1 |
20030030153 | Perry | Feb 2003 | A1 |
20030047794 | Watanabe | Mar 2003 | A1 |
20030127716 | Chou et al. | Jul 2003 | A1 |
20030218259 | Chesire et al. | Nov 2003 | A1 |
20040155352 | Ma | Aug 2004 | A1 |
20040248359 | Hieda | Dec 2004 | A1 |
20050023692 | Matsunaga et al. | Feb 2005 | A1 |
20050116345 | Murtuza | Jun 2005 | A1 |
20050258549 | Mathew | Nov 2005 | A1 |
20060065969 | Antol et al. | Mar 2006 | A1 |
20060071350 | Fan et al. | Apr 2006 | A1 |
20060091566 | Yang et al. | May 2006 | A1 |
20060154469 | Hess et al. | Jul 2006 | A1 |
20060154470 | Pozder et al. | Jul 2006 | A1 |
20060180946 | Chen | Aug 2006 | A1 |
20060189125 | Kata et al. | Aug 2006 | A1 |
20070018331 | Chen | Jan 2007 | A1 |
20070205508 | Hsia et al. | Sep 2007 | A1 |
Entry |
---|
Chou, K.-Y. et al., “Active Circuits under Wire Bonding I/O Pads in 0.13 μm Eight-Level Cu Metal, FSG Low-K Inter-Metal Dielectric CMOS Technology ,” IEEE Electron Device Letters, vol. 22, No. 10, Oct. 2001, pp. 466-468. |
Number | Date | Country | |
---|---|---|---|
20100123246 A1 | May 2010 | US |