The present invention relates to a module with reduced wiring inductance and resistance between mutually connected functional devices.
A synchronous rectification type DC-DC converter that includes a metal oxide semiconductor field effect transistor (MOSFET) in place of a rectifying diode is known.
The conventional DC-DC converter 100 is made by mounting the foregoing functional devices on a printed circuit board, and then electrically connecting the electrodes of each functional device via wiring formed on the printed circuit board.
The internal structure of the high-side MOSFET 110 may be made like a MOSFET described in patent document 1 below. In that case, the high-side MOSFET 110 is configured as shown in
Patent Document 1: JP-A-2002-76195
As stated above, in the conventional DC-DC converter 100, the functional devices are electrically connected through the wiring formed on the printed circuit board. Generally, the wiring formed on the printed circuit board has certain wiring resistance and inductance. The wiring resistance is proportional to the length of the wiring, and inversely proportional to the cross-sectional area thereof. The wiring inductance is substantially proportional to the length of the wiring. Even if the high-side MOSFET 110 and the low-side MOSFET 120 are mounted adjacently on the printed circuit board, there is a limit to the reducible amount of the resistance and the inductance of the wiring between the source terminal 110b of the high-side MOSFET 110 and the drain terminal 120c of the low-side MOSFET 120.
The wiring resistance leads to an increase in power consumption of the DC-DC converter 100, and the wiring inductance leads to deterioration of switching performance of the DC-DC converter 100. In addition, the wiring inductance may cause electromagnetic interference (EMI). Specifically, the wiring inductance generates a magnetic field, and when the magnetic field fluctuates, noise is generated in the circuit. Such noise degrades the performance of the DC-DC converter 100.
Further, the frames 112, 122 provided inside the respective MOSFETs 110, 120 also have the wiring resistance and the wiring inductance. This makes the foregoing issue more serious. In particular, when the DC-DC converter 100 is used for high-frequency applications, the influence of the wiring inductance becomes greater.
The present invention has been proposed under the foregoing circumstances. An object of the present invention is to provide a module with reduced wiring resistance and reduced wiring inductance.
To achieve the object, the present invention takes the following technical measures.
The present invention provides a module comprising: a first functional device including a base electrode, an emitter electrode and a collector electrode; a second functional device including at least one electrode; and a frame directly connected to both the electrode of the second functional device and one of the base electrode, the emitter electrode and the collector electrode. The frame includes a portion serving as a connection terminal.
The above arrangement contributes to reducing the wing resistance and inductance between the functional devices, compared with an instance where the first functional device and the second functional device are connected through an interconnection line formed on a printed circuit board. Accordingly, a circuit including such a module can achieve lower power consumption and higher performance. In addition, the portion of the frame serving as the connection terminal can be used for making a connection to another device on the circuit, which allows the user a higher degree of freedom in designing the circuit.
In a preferred embodiment, the second functional device may include a base electrode, an emitter electrode, and a collector electrode.
Also in the above case, where the two functional devices are both transistors, it is possible to reduce the wiring resistance and inductance between the electrodes directly connected to the frame.
In a preferred embodiment, the first functional device and the second functional device may be as arranged to face each other across the frame.
Such configuration minimizes the distance between the electrodes directly connected to the frame, thereby further reducing the wiring resistance and inductance.
Preferably, the collector electrode of the first functional device and the emitter electrode of the second functional device are directly connected to the frame.
Such configuration enables reduction in wiring resistance and inductance between the collector electrode of the first functional device and the emitter electrode of the second functional device.
Other features and advantages of the present invention will become more apparent through the following detailed description given with reference to the accompanying drawings.
Embodiments of the present invention will be described below with reference to the accompanying drawings.
The illustrated module 1 includes a high-side MOSFET chip 2, a low-side MOSFET chip 3, conductive lead frames 4-8, and a resin package 9.
As shown in
The gate electrode 2a of the high-side MOSFET chip 2 is connected to the frame 7, the source electrode 2b to the frame 4, and the drain electrode 2c to the frame 6. Thus, the high-side MOSFET chip 2 is interposed between the upper-side frames 4, 7 and the lower-side frame 6.
The upper surface of the low-side MOSFET chip 3 is provided with a gate electrode 3a and a source electrode 3b, and the lower surface of the chip is provided with a drain electrode 3c.
The gate electrode 3a of the low-side MOSFET chip 3 is connected to the frame 8, the source electrode 3b to the frame 5, and the drain electrode 3c to the frame 4. Thus, the low-side MOSFET chip 3 is interposed between the upper-side frames 5, 8 and the lower-side frames 4, 7. The drain electrode 3c of the low-side MOSFET chip 3 is so located as not to be connected to the frame 7. The electrodes 2a-2c, 3a-3c are attached to the corresponding frames 4-8 with solder or conductive paste, for example.
The frames 4-8 are made of metal such as copper, and electrically connected to the electrodes of the chips 2 and 3. As shown in
As shown in
The lower surface of the other end portion of the frame 5 is connected to the source electrode 3a of the low-side MOSFET chip 3. The upper surface of the frame 6 is connected to the drain electrode 2c of the high-side MOSFET chip 2. The lower surface of the other end portion of the frame 7 is connected to the gate electrode 2a of the high-side MOSFET chip 2. The lower surface of the other end portion of the frame 8 is connected to the gate electrode 3a of the low-side MOSFET chip 3.
As shown in
The resin package 9 encloses the chips 2-3 and the frames 4-8. The resin package 9 may be formed by molding. In this process, the chips 2-3 and the frames 4-8 are disposed immovably at the predetermined positions noted above, and placed in a metal mold for forming the resin package 9. Then, a molten resin material for the resin package 9 is supplied to fill up the mold. By hardening the resin material, the resin package 9 shown in
The operation of the module 1 will now be described.
The control terminal 7a
and the control terminal 8a of the module 1 receive a pulse signal from the control IC 160 (see
When the high level voltage is applied to the control terminal 7a, the high-side MOSFET chip 2 is in electrical conduction state, while the low-side MOSFET chip 3 is not. Hence, the current inputted to the input terminal 6a is outputted from the output terminal 4a. The current thus outputted charges magnetic energy in the coil 140 and electric energy in the capacitor 150, and is outputted from the DC-DC converter 100.
When the low level voltage is applied to the control terminal 7a, the low-side MOSFET chip 3 is in electrical conduction state, while the high-side MOSFET chip 2 is not. Hence, the current inputted to the input terminal 6a is not outputted from the output terminal 4a. In this case, the magnetic energy stored in the coil 140 and the electric energy stored in the capacitor 150 are discharged and outputted from the DC-DC converter 100.
In the DC-DC converter 100, the control IC 160 adjusts the duty ratio of pulse signals inputted to the control terminals 7a and 8a (ratio of the high level duration to one period of the pulse signal), to output the required voltage.
Advantages of the module 1 will be described below.
In the embodiment above, the source electrode 2b of the high-side MOSFET chip 2 and the drain electrode 3c of the low-side MOSFET chip 3 are connected in a mutually facing manner across the frame 4. Accordingly, the length of the connection path between the electrodes 2b, 3c is equal to the thickness of the frame 4, and the cross-sectional area of the connection path is equal to the area of the electrodes 2b, 3c. Such configuration reduces the wiring resistance and inductance between the electrodes 2b, 3c.
Thus, by using the module 1, whose wiring resistance is reduced, it is possible to reduce power consumption of the DC-DC converter 100 (
Also, in the above embodiment, a portion of the frame 4 itself serves as the output terminal 4a. In this manner, a current from the connection point between the source electrode 2b of the high-side MOSFET chip 2 and the drain electrode 3c of the low-side MOSFET chip 3 can be directly outputted from the terminal. Thus, the module 1 can constitute the DC-DC converter 100.
In the above embodiment, the module 1 is described as being used for providing a synchronous rectification type DC-DC converter. It should be noted that the module 1 can enjoy the same advantages when applied to other circuits (for example, a power supply circuit or a motor drive circuit). The structure of the module is not limited to that of the above embodiment. Modules according to second through fifth embodiments will be described below.
The second embodiment also enjoys the same advantages as the first embodiment. Further, in the second embodiment, a heat dissipation plate (not shown) may be attached to the exposed surface of the frame 5A, so as to release heat efficiently. Also, since the frame 6 of the first embodiment is not needed in the second embodiment, the production cost can be reduced. Further, the module 1A of the second embodiment includes the MOSFET chip 2, 3 and the SBD chip 10 in a single package 9A. Thus, the number of parts necessary for constituting the DC-DC converter 100 can be reduced.
In the module 1A, the chip located between the frame 4A and the frame 5A may be another diode chip or a passive element such as a resistor, in place of the SBD chip. Also, the diode chip or the passive element chip may be located on the lower surface of the frame 4A, with an electrode of the chip connected to the frame 4A. In this instance, the other electrode of the chip may serve as a terminal exposed at the lower surface of the module 1A.
In the third embodiment, the source electrode 2b of the high-side MOSFET chip 2 and the drain electrode 3c of the low-side MOSFET chip 3 are connected through a conductive path that is smaller in length and greater in cross-sectional area than the conventional wiring formed on a printed circuit board. Thus, the third embodiment can enjoy the same advantages as those of the first embodiment. Also, in the third embodiment, the module 1B can have a smaller thickness (the vertical dimension in
In the foregoing embodiment, the source electrode 2b of the high-side MOSFET chip 2 and the drain electrode 3c of the low-side MOSFET chip 3 are connected, though the present invention is not limited to this configuration. For example, the gate electrode of one MOSFET chip and the source electrode of the other MOSFET chip can be connected, with reduced wiring resistance and inductance between the two electrodes. Thus, in this case again, the foregoing advantages can be enjoyed.
In the foregoing embodiments, the functional devices constituting the modules are MOSFET chips, though the present invention is not limited to this. The same advantages can be enjoyed by using transistors other than MOSFETs, or diodes, or passive elements such as resistors, or a combination thereof.
The module 1C also differs from the module of the first embodiment in the shape of the frame 5C (see
By using the module 1C of the fourth embodiment for the MOSFET 21 and the diode 22 of the step down DC-DC converter 20 shown in
A module according to the fifth embodiment of the present invention differs from the module 1 of the first embodiment (see
Specifically, when the pulse signal inputted to the high-speed photocoupler 37 is of a high level, the NPN transistor 31 is in electrical conduction, so that a voltage +VGE is applied to the gate terminal of the IGBT 40. On the other hand, when the pulse signal inputted to the high-speed photocoupler 37 is of a low level, the PNP transistor 32 is in electrical conduction, so that a voltage −VGE is applied to the gate terminal of the IGBT 40. In this manner, the signal inputted to the high-speed photocoupler 37 is amplified and inputted to the gate terminal of the IGBT 40.
By using the module of the fifth embodiment for the NPN transistor 31 and the PNP transistor 32 of the drive circuit 30 shown in
Number | Date | Country | Kind |
---|---|---|---|
2007-205358 | Aug 2007 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6642576 | Shirasawa et al. | Nov 2003 | B1 |
6885096 | Hirahara et al. | Apr 2005 | B2 |
7030501 | Yoshiba et al. | Apr 2006 | B2 |
8390041 | Yoshimochi | Mar 2013 | B2 |
8928049 | Yoshimochi | Jan 2015 | B2 |
9230893 | Yoshimochi | Jan 2016 | B2 |
9269656 | Yoshimochi | Feb 2016 | B2 |
9431329 | Yoshimochi | Aug 2016 | B2 |
20030075785 | Crowley et al. | Apr 2003 | A1 |
20050224945 | Saito et al. | Oct 2005 | A1 |
20060169976 | Kameda et al. | Aug 2006 | A1 |
20070158819 | Hirashima et al. | Jul 2007 | A1 |
20070166877 | Otremba | Jul 2007 | A1 |
20080197463 | Otremba | Aug 2008 | A1 |
20090269885 | Madrid et al. | Oct 2009 | A1 |
Number | Date | Country |
---|---|---|
2002-26251 | Jan 2002 | JP |
2002-076195 | Mar 2002 | JP |
2003-197859 | Jul 2003 | JP |
2004-47850 | Feb 2004 | JP |
2004-273977 | Sep 2004 | JP |
2006-134990 | May 2006 | JP |
2006-216940 | Aug 2006 | JP |
2009-43820 | Feb 2009 | JP |
Entry |
---|
Office Action issued in counterpart Japanese Patent Application No. 2014-095666 on Sep. 1, 2015 (4 pages). |
Number | Date | Country | |
---|---|---|---|
20160351484 A1 | Dec 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14933366 | Nov 2015 | US |
Child | 15237310 | US | |
Parent | 14556670 | Dec 2014 | US |
Child | 14933366 | US | |
Parent | 13771431 | Feb 2013 | US |
Child | 14556670 | US | |
Parent | 12672437 | US | |
Child | 13771431 | US |