Claims
- 1. A semiconductor memory device comprising:
- (a) first and second semiconductor chips stacked above each other, each having a substantially rectangular shape and having first and second principal surfaces, and each of said first and second semiconductor chips having a plurality of first electrodes and a second electrode on said first principal surface;
- (b) a plurality of first leads, each being connected to at least one of said first electrodes of said first semiconductor chip and at least one of said first electrodes of said second semiconductor chip;
- (c) a second lead connected to said second electrode of said first semiconductor chip; and
- (d) a third lead connected to said second electrode of said second semiconductor chip;
- wherein said second and third leads are electrically independently each other.
- 2. A semiconductor memory device according to claim 1, wherein said plurality of first leads are connected to address signal input electrodes disposed on said first and second semiconductor chips.
- 3. A semiconductor memory device according to claim 1, wherein said plurality of first leads are connected to data input/output signal input electrodes disposed on said first and second semiconductor chips.
- 4. A semiconductor memory device according to claim 1, wherein said second and third leads connect to a first and second chip select signal input electrode respectively disposed on said first and second semiconductor chips.
- 5. A semiconductor memory device according to claim 1, wherein said second electrode is a chip select terminal.
- 6. A semiconductor memory device according to claim 1, further comprising;
- an insulating member coated between said first principal surface of said first semiconductor chip and said second principal surface of said second semiconductor chip.
- 7. A semiconductor memory device according to claim 6, wherein said insulating member is resin.
- 8. A semiconductor memory device according to claim 1, further comprising;
- an insulating member coated on said first principal surfaces.
- 9. A semiconductor memory device according to claim 8, wherein said insulating member is a resin.
- 10. A multiple chip semiconductor device comprising:
- (a) an upper and a lower semiconductor chip stacked above each other, each having a first principal surface, and each having a plurality of first electrodes and a second electrode disposed on said principal surface;
- (b) a plurality of first leads, each having at one end an associated first and second branch lead, said first branch lead being connected to at least one electrode from among said plurality of first electrodes on said lower chip and said second branch lead being connected to at least one electrode from among said plurality of electrodes on said upper chip;
- (c) a lead connected to said second electrode of said lower semiconductor chip, said lead being electrically independent from each of said first leads; and
- (d) a lead connected to said second electrode of said upper semiconductor, said lead being electrically independent from each of said first leads and from said lead connected to said second electrode of said lower semiconductor chip.
- 11. A multiple chip semiconductor device comprising:
- (a) a lower semiconductor chip and an upper semiconductor chip arranged above said lower chip;
- (b) a plurality of first upper bump electrodes and a second upper bump electrode disposed on said upper semiconductor chip;
- (c) a plurality of first lower bump electrodes and a second lower bump electrode disposed on said lower semiconductor chip;
- (d) a plurality of first lower tape automated bonding tape leads, each having a first and second end, each connected at its said first end to a corresponding one of said first lower bump electrodes;
- (e) a second lower tape automated bonding tape lead, having a first and second end, connected at said first end to said second lower bump electrode;
- (f) a plurality of first upper tape automated bonding tape leads, each having a first and second end, each connected at its said first end to a corresponding one of said first upper bump electrodes;
- (g) a second upper tape automated bonding tape lead, having a first and second end, each connected at its said first end to said second upper bump electrode;
- (h) a plurality of first device leads, each having at one end a termination area, and at the other end a corresponding upper and lower branch lead, said upper branch lead connecting to the second end of a tape automated bonding tape lead among said first upper tape automated bonding tape leads and said lower branch lead connected to the second end of a tape automated bonding tape lead among said first lower tape automated bonding tape leads;
- (i) an upper device lead, electrically independently from each of said first device leads, connected at one end to said second end of said upper tape automated bonding tape lead;
- (j) a lower device lead, electrically independent from said upper device lead and from each of said first device leads, connected at one end to said second end of said lower connection electrode.
- 12. A multiple chip semiconductor device according to claim 11 wherein said upper semiconductor chip is mounted to an upper support board and said lower semiconductor chip is mounted to a lower support board.
- 13. A multiple chip semiconductor device according to claim 12 further comprising an alignment means for aligning said upper and said lower support boards, said alignment means comprising a hole in said upper support board and a hole in said lower support board, each having a diameter for accommodating an alignment pin.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-155478 |
Jun 1987 |
JPX |
|
62-226307 |
Sep 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/607,411, filed Oct. 31, 1990, now abandoned, which is a continuation of application Ser. No. 07/209,739, filed Jun. 22, 1988, now U.S. Pat. No. 4,982,265 issued Jan. 1, 1991.
US Referenced Citations (3)
Foreign Referenced Citations (3)
Number |
Date |
Country |
075981 |
Jun 1977 |
JPX |
255046 |
Nov 1986 |
JPX |
090958 |
Apr 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Tsuda et al., "The LSI Package is Diversifying its Technological Performance . . . ", Ed. Nikkei Electronics, p. 148. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
607411 |
Oct 1990 |
|
Parent |
209739 |
Jun 1988 |
|