The present invention relates to components and assemblies useful in microelectronic assemblies, to assemblies incorporating such components and to methods of making such components.
Microelectronic elements such as semiconductor chips typically are provided in packages which protect the semiconductor chip itself from the external environment and which facilitate mounting the chip on a circuit board. For example, some microelectronic packages include a connection component incorporating a dielectric element such as a board or sheet having top and bottom surfaces and having electrically conductive terminals exposed at the bottom surface. The chip is mounted to the top surface and connected to the terminals by various arrangements such as electrically conductive traces extending on a surface of the dielectric element, or within the dielectric element. The chip typically has a front surface with small contacts thereon and an oppositely-facing rear surface. The chip may be mounted in a face-down arrangement, so that the front surface of the chip confronts the top surface of the dielectric element and the rear surface of the chip faces upwardly, away from the dielectric element. In other cases, the chip may be mounted in a face-up arrangement, with the rear surface of the chip facing downwardly toward the top surface of the dielectric element. The contacts on the front face of the chip typically are connected to the traces on the dielectric element either by direct bonds between the contacts and leads formed integrally with the traces, or by wire bonds. As disclosed, for example, in U.S. Pat. No. 6,177,636, the disclosure of which is incorporated by reference herein, similar chip packages can be made with terminals in the form of posts projecting from the bottom surface of the dielectric element. The posts can be fabricated using an etching process. As disclosed in commonly assigned, co-pending U.S. Provisional Patent Applications 60/533,210; 60/533,393; and 60/533,437, all filed Dec. 30, 2003, the disclosures of which are incorporated by reference herein, packages utilizing posts can provide numerous advantageous features. For example, the posts and the dielectric layer or layers can be configured to promote tilting of the posts when the tips of the posts are engaged with a test socket, to facilitate effected contact between the tips of the posts and the contacts of the test socket.
Efforts have been made to fabricate electronic connection structures such as individual layers for multi-layer circuit boards using a metallic post structure. In one process, disclosed by the North Corporation of Tokyo, Japan, a metallic plate is etched to form numerous metallic posts projecting from the plate. A dielectric layer is applied to this plate so that the posts project through the dielectric layer. An inner or upper side of the dielectric layer faces upwardly toward the metallic plate, whereas the outer or lower side of the dielectric layer faces downwardly towards the tip of the posts. The dielectric layer may be fabricated by coating a dielectric such as polyimide onto the plate around the posts or, more typically, by forcibly engaging the posts with the dielectric sheet so that the posts penetrate through the sheet. Once the sheet is in place, the metallic plate is etched to form individual traces on the inner side of the dielectric layer extending to the bases of the various posts.
The components made by this process suffer from certain drawbacks for use as connection components in certain types of semiconductor chip packages. For example, it is often desirable to mount a chip in a face-down orientation and connect the contacts on the chip to the traces of the connection component using wire bonds which extend from the chip through a large opening or slot in the dielectric element, or around the edges of the dielectric element, and approach the outer or bottom surface of the dielectric element. Such a wire bond can be formed in a simple, one-step bonding operation. However, in the aforementioned process, the traces are formed on the inner or upper side of the dielectric element. Therefore, the traces are not exposed for making such a simple, one-step wire bond connection to the contacts on the chip.
One solution to this problem is to use a two-step wire-bonding procedure, in which the bonding wires are connected to the traces before the chip is placed on the component, leaving free ends of the wires projecting across the slot or beyond the edges of the dielectric element. After placing the chip on the connection component, the free ends of the wires remain accessible so that the free ends of the wires can be bonded to the contacts of the chip in a second bonding step. The two-step bonding process, however, adds to the cost and complexity of the assembly procedure, and creates the risk of defects such as adhesive contamination of the chip contacts or bonding wires during the chip mounting step and misalignment of the free ends of the bonding wires with the chip contacts.
As disclosed in certain embodiments of co-pending, commonly assigned U.S. Provisional Patent Application 60/508,970, filed Oct. 6, 2003, the disclosure of which is hereby incorporated by reference herein, a connection component including posts can be provided with pads exposed at the bottom or outer surface of the dielectric. The component can be fabricated by uniting a metallic sheet having posts thereon with a dielectric layer as discussed above, so that the metallic sheet is disposed on the top or inner surface of the dielectric layer and the posts project through the dielectric layer and project beyond the bottom surface of the dielectric layer. Some of the posts are crushed, abraded or otherwise treated so as to convert these posts to pads which project only slightly from the outer or bottom surface of the dielectric. The metallic sheet is etched to form traces which connect the pads to the posts. The pads may be formed adjacent edges of the dielectric, or adjacent slots in the dielectric. Such a component may be assembled with a chip in face-down orientation, with the contacts of the chip disposed outside of the edges of the dielectric or in alignment with the slots in the dielectric. The pads, and hence the traces and posts, can be connected to the contacts on the chip by a simple, one-step wire-bonding procedure.
One aspect of the invention provides connection components for mounting microelectronic elements. A connection component according to this aspect of the invention desirably includes a dielectric layer having an upwardly-facing inside surface and a downwardly-facing outer surface. The connection component desirably has electrically conductive traces extending on the dielectric layer remote from said outside face as, for example, on the inside surface or within the thickness of the dielectric layer. Electrically conductive posts extend from the traces through the dielectric layer and project downwardly beyond the outer surface of the dielectric layer. The component according to this aspect of the invention desirably includes electrically conductive pads exposed at the outside face of the dielectric layer, at least some of said pads being electrically connected to at least some of said posts by at least some of said traces.
The posts can be used for mounting the component, and hence a microelectronic element carried by the component, to a circuit panel such as a circuit board as, for example, by solder-bonding the ends of the posts remote from the dielectric layer to the circuit panel. The pads can be used for making connections with a microelectronic element mounted to the component. In a particularly preferred arrangement, the pads are used for wire-bonding. Desirably, the pads are disposed near edges of the dielectric layer or near a slot or other opening in the dielectric layer.
A further aspect of the invention provides a packaged microelectronic element including a component as discussed above and a microelectronic element mounted to the component. The dielectric layer of the component most typically overlies the contact-bearing or front surface of the microelectronic element, and at least some of the contacts of the microelectronic element are connected to at least some of the pads of the component. Most preferably, this connection includes elongated leads such as wire bonds extending around the edges of the component or through an opening in the component.
A further aspect of the invention provides methods of making connection components. A method according to this aspect of the invention desirably begins with a starting structure which includes a dielectric layer and electrically conductive elements referred to herein as connectors, with an outer electrically conductive layer covering the connectors. The method most preferably includes the step of treating the outer electrically conductive layer so as to remove at least some of this layer at pad locations while leaving at least some of this layer at post locations. The treatment thus forms pads and posts incorporating the connectors. For example, the treating step may be performed so as to remove the entire thickness of the outer conductive layer at the pad locations, thereby forming pads consisting only of the connectors, and to leave the entire thickness of the outer conductive layer at the post locations, leaving posts which include the connectors together with portions formed from the material of the conductive layer.
Each of
A method of fabricating a component in accordance with one embodiment of the invention utilizes a dielectric layer 22 (
The process also uses an electrically-conductive inner conductive layer 30, desirably formed from a metal such as copper or a copper-based alloy, most typically about 5-50 μm thick. Layer 30 is a unitary structure having projections 32 referred to herein as “connectors” formed integrally with the remainder of the layer and extending from one side of the layer. Connectors 32 are disposed in a pattern corresponding to the pattern of holes 28 in the dielectric layer. A planar outer conductive layer 34, formed from an etchable conductive material, desirably a metal such as copper or a copper-based alloy, is also employed. Outer conductive layer 34 most typically is about 50-300 μm thick.
In one stage of the process, the conductive layers and dielectric layers are laminated to form an in-process structure 38 (
In the in-process unit 36, inner conductive layer 30 adheres to the upper surface of dielectric layer 24. Such adhesion may be provided by a layer of adhesive (not shown) carried on one of these layers. Alternatively, the dielectric layer may be provided in a partially-cured state and further cured in contact with layer 30 during the lamination process. Although the individual layers are depicted separately in
In-process unit 36 (
In a further stage of the process, the outer conductive layer 34 of the in-process unit is treated. In this treatment step an etch-resistant material such as a photoresist 38 is applied on the outer surface 40 of the layer at locations 42, referred to herein as “post locations,” aligned with some of the connectors 32. The etch-resistant material is omitted at locations other than the post locations. In particular, locations 44, referred to herein as “pad locations,” aligned with other connectors 32, are not covered by the etch-resistant material. The etch-resistant material may be applied by conventional photographic patterning procedures. After application of resist 38, he outer surface 40 of layer 34 is exposed to an etchant which attacks the material of layer 34. The etchant exposure is continued for a time sufficient to remove the entire thickness of layer 34 at locations such as pad locations 44. At post locations 42, the entire thickness of layer 34 remains, so as to form a set of posts 48 projecting beyond the outer surface 26 of the dielectric layer by a projection distance D. Merely by way of example, DP may be about 50 to about 300 μm. Each post includes an upper portion formed from one of the connectors 30, such as connector 30a (
At pad locations 44, downwardly-facing surfaces 54 (
In a further stage of the process, the inner conductive layer 30 of in-process unit 36 is treated by patterning a further photoresist or other etch-resistant material 56 (
A slot 66 is formed in the central region of the dielectric layer so that the slot extends between the rows of pads 30b, and the pads are disposed adjacent the edges of the slot. Slot 66 may be formed, by example, by mechanically punching the dielectric layer; by ablating the dielectric layer using a laser or other concentrated energy source; or by chemically etching the dielectric layer. The completed connection component thus has the configuration shown in
The order of steps used to make the component can be varied from that discussed above. For example, although the steps of treating the outer conductive layer 34 and inner conductive layer 30 have been described sequentially above for ease of understanding, these steps may be performed in any order or simultaneously. For example, both the inner and outer conductive layers may be etched simultaneously after application of photoresists 38 and 56 (
Other methods of forming in-process unit 36 (
A packaged microelectronic element 68 (
The contacts 74 of the chip are connected to pads 62 by wire bonds 76 extending through slot 66. After the contacts have been wire-bonded to the pads, a dielectric encapsulant 78 is applied over the pads and wire bonds and typically fills slot 66, so that the encapsulant covers the contact 74 on the chip and also contacts the die attach material 75. An additional overmold (not shown) may be provided around the chip, so that the overmold covers the exposed edges of the chip and, in some applications, also covers the upwardly-facing rear surface of the chip to provide additional physical protection.
Desirably, the height or projection distance of the encapsulant DE from the bottom or outer surface 26 is less than or equal to the height or projection distance DP of the posts. Also, the height or projection distance of the wire bonds 76 is less than DP and less than DE, so that the wire bonds are entirely covered by the encapsulant. Stated another way, the difference in height or projection distance between the pads 30b and posts 48 is sufficient to accommodate the thickness of the wire bonds 76 overlying the pads and the thickness of the encapsulant overlying the wire bonds. The wire-bonding and encapsulation steps may be performed using conventional equipment and procedures. In particular, the wire-bonding step can be performed in a single bonding operation using a bonding tool which approaches the assembly from the outer or bottom side 26 of the dielectric layer. As mentioned above, the components are typically provided in the form of a sheet or tape including numerous components. The chips are mounted to these components and the wire-bonding and encapsulation procedures preferably are performed while the connection components are in the form of a sheet or tape. After the procedures have been formed, the sheet or tape typically is severed so as to yield numerous individual units, each incorporating one or more chips.
The packaged chips can be tested by engaging posts 48 with a test fixture (not shown). In some cases, the posts 30 may be displaced vertically towards or away from chip 70 during the testing procedure, so as to assure proper engagement of all of the posts 30 with the test fixture. Such movement can be facilitated by making the dielectric layer 22 and traces 58 flexible and by providing compressibility in the die attach layer 75. In addition, the posts, the dielectric layer and the die attach layer can be provided with features as shown in the aforementioned co-pending applications 60/533,210; 60/533,393; and 60/533,437 to promote movement of the posts and, preferably, tilting of the posts during engagement with the test fixture. The testing operation can be performed before or after severance of the individual units of the tape and before or after application of encapsulant 78. If the testing operation is performed before application of the encapsulant and overmold, defective wire bonds 76, detected in the testing operation, can be reworked.
Packaged microelectronic element 68 may be mounted to a circuit panel such as a circuit board 80, partially illustrated in
In the completed circuit, the posts 48 desirably can move or tilt slightly to accommodate movement of the contact pads 82 on the circuit board relative to the contact 74 of the chip as may be caused, for example, by differential thermal expansion and contraction of the elements during operation and contraction during manufacture as, for example, during the solder bonding process. The posts may also bend slightly to accommodate such movement.
The depictions in
It is not essential to provide the slot in the center of the dielectric element. Thus, the slot 66 can be offset from the center of the dielectric element. Also, two or more slots can be provided in a single dielectric element. In a further modification, the slot may be replaced by a set of discrete openings, each encompassing one or more of the contacts 74 on the chip, and the wire bonds may extend through these openings.
A packaged chip 168 (
In the embodiments discussed above, the pads have exposed surfaces substantially flush with the outer or bottom surface of the dielectric element. However, as shown in fragmentary sectional view in
Conversely, the component of
In the embodiments discussed above, the entire thickness of the outer conductive layer, such as layer 34 (
Also, in the processes discussed above, the entire thickness of the outer conductive layer remains in place at the post locations, so that the posts have projection distance DP (
In the discussion above, the posts have been idealized as substantially frustoconical elements. However, it is not essential for the posts to have this shape. As seen in
A further embodiment of the invention provides, elongated posts 548 (
The process of building up successive post portions may be repeated so as to form additional portions below portions 504, so that posts of essentially any length can be formed. The long posts provide increased flexibility and movement of the post tips. Where one or more dielectric encapsulant layers are left in place around the already-formed post portions, such as layer 508 in
The connection components discussed above can be utilized in assemblies which are mated with sockets rather than surface-mounted to a circuit board. For example, a packaged semiconductor chip as discussed above can be mounted to a socket, with each of the posts extending into a mating hole in the socket and making electrical contact with a contact of the socket. Certain suitable sockets are described in embodiments of U.S. Pat. Nos. 5,802,699; 5,980,270 and 5,615,824, the disclosures of which are incorporated by reference herein. In a further alternative, the socket arrangement can be used as a temporary test fixture and, after testing, the assembly can be solder-bonded or otherwise bonded to a circuit board. In still further arrangements, the components can be used as elements of stacked assemblies. For example, the assembly depicted in
Features other than posts and pads can be made using the processes discussed herein. For example, a thermally conductive element may be provided by leaving some or all of the thickness of the outer conductive layer during an etching or other treatment step as discussed above. Such a thermally conductive element may have a height equal to the height of the posts, and may have a cross-sectional area greater than the cross-sectional area of an individual post. The use of thermally-conductive elements is described in greater detail in the co-pending, U.S. Provisional Application No. 60/583,066, filed Jun. 25, 2004, entitled “MICROELECTRONIC PACKAGES AND METHODS THEREFOR,” naming Belgacem Haba as an inventor, the disclosure of which is incorporated by reference herein.
The assemblies discussed above include relatively simple components with only a single layer of conductive traces, discussed above. However, more than one layer of traces can be used, and other conductive features such as conductive planes can be included. For example, as shown in
In the embodiments discussed above, the chip or other microelectronic element is disposed in face-down orientation, with the contact-bearing surface facing the dielectric element. However, the connection components made in accordance with the invention can be used to mount microelectronic elements in face-up orientation. For example, as seen in
In a further variant, (
In yet another variant (
As these and other variations and combinations of the features discussed above can be utilized without departing from the present invention as defined by the claims, the foregoing description of the preferred embodiments should be taken by way of illustration rather than by way of limitation of the invention as defined by the claims.
The present application is a continuation of U.S. patent application Ser. No. 12/321,210, filed Jan. 16, 2009, which is a division of U.S. patent application Ser. No. 11/166,982, filed Jun. 24, 2005, issued as U.S. Pat. No. 7,495,179, which is a continuation-in-part of U.S. patent application Ser. No. 10/959,465, filed Oct. 6, 2004, issued as U.S. Pat. No. 7,462,936, which application claims the benefit of the filing dates of U.S. Provisional Patent Application Nos. 60/533,210, 60/533,393, and 60/533,437, all of which were filed Dec. 30, 2003; and U.S. Provisional Patent Application No. 60/508,970 filed Oct. 6, 2003. The present application also claims the benefit of the filing date of U.S. Provisional Patent Application No. 60/583,109, filed Jun. 25, 2004, the disclosure of which is hereby incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
3214827 | Phohofsky | Nov 1965 | A |
3766439 | Isaacson | Oct 1973 | A |
3775844 | Parks | Dec 1973 | A |
3873889 | Leyba | Mar 1975 | A |
4225900 | Ciccio et al. | Sep 1980 | A |
4567543 | Miniet | Jan 1986 | A |
4576543 | Kuchyt et al. | Mar 1986 | A |
4695870 | Patraw | Sep 1987 | A |
4716049 | Patraw | Dec 1987 | A |
4781601 | Kuhl et al. | Nov 1988 | A |
4804132 | DiFrancesco | Feb 1989 | A |
4902600 | Tamagawa et al. | Feb 1990 | A |
4924353 | Patraw | May 1990 | A |
4941033 | Kishida | Jul 1990 | A |
4975079 | Beaman et al. | Dec 1990 | A |
4982265 | Watanabe et al. | Jan 1991 | A |
4991290 | MacKay | Feb 1991 | A |
5046238 | Daigle et al. | Sep 1991 | A |
5068714 | Seipler | Nov 1991 | A |
5083697 | Difrancesco | Jan 1992 | A |
5116459 | Kordus et al. | May 1992 | A |
5117282 | Salatino | May 1992 | A |
5138438 | Masayuki et al. | Aug 1992 | A |
5148265 | Khandros et al. | Sep 1992 | A |
5148266 | Khandros et al. | Sep 1992 | A |
5172303 | Bernardoni et al. | Dec 1992 | A |
5189505 | Bartelink | Feb 1993 | A |
5196726 | Nishiguchi et al. | Mar 1993 | A |
5198888 | Sugano et al. | Mar 1993 | A |
5214308 | Nishiguchi et al. | May 1993 | A |
5220448 | Vogel et al. | Jun 1993 | A |
5220488 | Denes | Jun 1993 | A |
5222014 | Lin | Jun 1993 | A |
5224023 | Smith et al. | Jun 1993 | A |
5247423 | Lin et al. | Sep 1993 | A |
5281852 | Normington | Jan 1994 | A |
5313416 | Kimura | May 1994 | A |
5324892 | Granier et al. | Jun 1994 | A |
5334875 | Sugano et al. | Aug 1994 | A |
5345205 | Kornrumpf | Sep 1994 | A |
5347159 | Khandros et al. | Sep 1994 | A |
5390844 | Distefano et al. | Feb 1995 | A |
5394303 | Yamaji | Feb 1995 | A |
5397916 | Normington | Mar 1995 | A |
5397997 | Tuckerman et al. | Mar 1995 | A |
5398863 | Grube et al. | Mar 1995 | A |
5409865 | Karnezos | Apr 1995 | A |
5422435 | Takiar et al. | Jun 1995 | A |
5426563 | Moresco et al. | Jun 1995 | A |
5440171 | Miyano et al. | Aug 1995 | A |
5448511 | Paurus et al. | Sep 1995 | A |
5454160 | Nickel | Oct 1995 | A |
5455390 | DiStefano et al. | Oct 1995 | A |
5455740 | Burns | Oct 1995 | A |
5479318 | Burns | Dec 1995 | A |
5489749 | DiStefano | Feb 1996 | A |
5491302 | Distefano et al. | Feb 1996 | A |
5518964 | DiStefano et al. | May 1996 | A |
5536909 | DiStefano et al. | Jul 1996 | A |
5552963 | Burns | Sep 1996 | A |
5587342 | Lin et al. | Dec 1996 | A |
5615824 | Fjelstad et al. | Apr 1997 | A |
5640052 | Tsukamoto | Jun 1997 | A |
5646446 | Nicewarner, Jr. et al. | Jul 1997 | A |
5656550 | Tsuji et al. | Aug 1997 | A |
5659952 | Kovac et al. | Aug 1997 | A |
5679977 | Khandros et al. | Oct 1997 | A |
5689091 | Hamzehdoost et al. | Nov 1997 | A |
5717556 | Yanagida | Feb 1998 | A |
5731709 | Pastore et al. | Mar 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5762845 | Crumly | Jun 1998 | A |
5776797 | Nicewarner, Jr. et al. | Jul 1998 | A |
5777386 | Higashi et al. | Jul 1998 | A |
5789815 | Tessier et al. | Aug 1998 | A |
5798286 | Faraci et al. | Aug 1998 | A |
5802699 | Fjelstad et al. | Sep 1998 | A |
5805422 | Otake et al. | Sep 1998 | A |
5811982 | Beaman et al. | Sep 1998 | A |
5854507 | Miremadi et al. | Dec 1998 | A |
5861666 | Bellaar | Jan 1999 | A |
5956234 | Mueller | Sep 1999 | A |
5973391 | Bischoff et al. | Oct 1999 | A |
5980270 | Fjelstad et al. | Nov 1999 | A |
5985692 | Poenisch et al. | Nov 1999 | A |
6001671 | Fjelstad | Dec 1999 | A |
6032359 | Carroll | Mar 2000 | A |
6052287 | Palmer et al. | Apr 2000 | A |
6054756 | DiStefano et al. | Apr 2000 | A |
6059984 | Cohen et al. | May 2000 | A |
6061245 | Ingraham et al. | May 2000 | A |
6175159 | Sasaki et al. | Jan 2001 | B1 |
6177636 | Fjelstad | Jan 2001 | B1 |
6202297 | Faraci et al. | Mar 2001 | B1 |
6216941 | Yokoyama et al. | Apr 2001 | B1 |
6217972 | Beroz et al. | Apr 2001 | B1 |
6229220 | Saitoh et al. | May 2001 | B1 |
6235996 | Farooq et al. | May 2001 | B1 |
6258625 | Brofman et al. | Jul 2001 | B1 |
6300679 | Mukerji et al. | Oct 2001 | B1 |
6307260 | Smith et al. | Oct 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6329594 | Sturcken | Dec 2001 | B1 |
6332270 | Beaman et al. | Dec 2001 | B2 |
6335571 | Capote et al. | Jan 2002 | B1 |
6358627 | Benenati et al. | Mar 2002 | B2 |
6362525 | Rahim | Mar 2002 | B1 |
6458411 | Goossen et al. | Oct 2002 | B1 |
6495914 | Sekine et al. | Dec 2002 | B1 |
6514847 | Ohsawa et al. | Feb 2003 | B1 |
6515355 | Jiang et al. | Feb 2003 | B1 |
6522018 | Tay et al. | Feb 2003 | B1 |
6545228 | Hashimoto | Apr 2003 | B2 |
6550666 | Chew et al. | Apr 2003 | B2 |
6555918 | Masuda et al. | Apr 2003 | B2 |
6560117 | Moon | May 2003 | B2 |
6578754 | Tung | Jun 2003 | B1 |
6589870 | Katoh et al. | Jul 2003 | B1 |
6624653 | Cram | Sep 2003 | B1 |
6647310 | Yi et al. | Nov 2003 | B1 |
6648213 | Patterson et al. | Nov 2003 | B1 |
6664637 | Jimarez et al. | Dec 2003 | B2 |
6681982 | Tung | Jan 2004 | B2 |
6734539 | Degani et al. | May 2004 | B2 |
6734556 | Shibata | May 2004 | B2 |
6767819 | Lutz | Jul 2004 | B2 |
6782610 | Iijima et al. | Aug 2004 | B1 |
6815252 | Pendse | Nov 2004 | B2 |
6822336 | Kurita | Nov 2004 | B2 |
6852564 | Ohuchi et al. | Feb 2005 | B2 |
6869750 | Zhang et al. | Mar 2005 | B2 |
6870274 | Huang et al. | Mar 2005 | B2 |
6875638 | Yoneda et al. | Apr 2005 | B2 |
6888255 | Murtuza et al. | May 2005 | B2 |
6902869 | Appelt et al. | Jun 2005 | B2 |
6906418 | Hiatt et al. | Jun 2005 | B2 |
6956165 | Hata et al. | Oct 2005 | B1 |
6965166 | Hikita et al. | Nov 2005 | B2 |
6992379 | Alcoe et al. | Jan 2006 | B2 |
6995044 | Yoneda et al. | Feb 2006 | B2 |
6995469 | Hatakeyama | Feb 2006 | B2 |
7043831 | Farnworth et al. | May 2006 | B1 |
7115495 | Wark et al. | Oct 2006 | B2 |
7125789 | Tellkamp et al. | Oct 2006 | B2 |
7183190 | Saijo et al. | Feb 2007 | B2 |
7214887 | Higashida et al. | May 2007 | B2 |
7361285 | Kim | Apr 2008 | B2 |
7382049 | Ho et al. | Jun 2008 | B2 |
7569935 | Fan | Aug 2009 | B1 |
7598613 | Tanida et al. | Oct 2009 | B2 |
7829265 | Kitada et al. | Nov 2010 | B2 |
8115310 | Masumoto et al. | Feb 2012 | B2 |
20010008309 | Iijima et al. | Jul 2001 | A1 |
20020056906 | Kajiwara et al. | May 2002 | A1 |
20020074641 | Towle et al. | Jun 2002 | A1 |
20020090756 | Tago et al. | Jul 2002 | A1 |
20020125571 | Corisis et al. | Sep 2002 | A1 |
20020153602 | Tay et al. | Oct 2002 | A1 |
20020155661 | Massingill et al. | Oct 2002 | A1 |
20020185735 | Sakurai et al. | Dec 2002 | A1 |
20030001286 | Kajiwara et al. | Jan 2003 | A1 |
20030019568 | Liu et al. | Jan 2003 | A1 |
20030094700 | Aiba et al. | May 2003 | A1 |
20030107118 | Pflughaupt et al. | Jun 2003 | A1 |
20030127734 | Lee et al. | Jul 2003 | A1 |
20030132518 | Castro | Jul 2003 | A1 |
20030164540 | Lee et al. | Sep 2003 | A1 |
20030189260 | Tong et al. | Oct 2003 | A1 |
20030234453 | Liu et al. | Dec 2003 | A1 |
20040031972 | Pflughaupt et al. | Feb 2004 | A1 |
20040201096 | Iijima et al. | Oct 2004 | A1 |
20040245213 | Fukase et al. | Dec 2004 | A1 |
20050097727 | Iijima et al. | May 2005 | A1 |
20050101136 | Mori | May 2005 | A1 |
20050116326 | Haba et al. | Jun 2005 | A1 |
20050124091 | Fukase et al. | Jun 2005 | A1 |
20050284658 | Kubota et al. | Dec 2005 | A1 |
20050285246 | Haba et al. | Dec 2005 | A1 |
20060091538 | Kabadi | May 2006 | A1 |
20060220259 | Chen et al. | Oct 2006 | A1 |
20070017090 | Sakai et al. | Jan 2007 | A1 |
20070045869 | Ho et al. | Mar 2007 | A1 |
20070164447 | Ho et al. | Jul 2007 | A1 |
20070230153 | Tanida et al. | Oct 2007 | A1 |
20080003402 | Haba et al. | Jan 2008 | A1 |
20090002964 | Haba | Jan 2009 | A1 |
20090146303 | Kwon | Jun 2009 | A1 |
20090188706 | Endo | Jul 2009 | A1 |
20100044860 | Haba et al. | Feb 2010 | A1 |
Number | Date | Country |
---|---|---|
0615283 | Sep 1994 | EP |
1091406 | Apr 2001 | EP |
1255295 | Nov 2002 | EP |
1471570 | Oct 2004 | EP |
1602749 | Dec 2005 | EP |
62117346 | May 1987 | JP |
62-68015 | Sep 1994 | JP |
7211722 | Aug 1995 | JP |
11097576 | Apr 1999 | JP |
2000277649 | Oct 2000 | JP |
2001118872 | Apr 2001 | JP |
2001244365 | Sep 2001 | JP |
2002124548 | Apr 2002 | JP |
2002-313996 | Oct 2002 | JP |
2003007768 | Jan 2003 | JP |
2004221450 | Aug 2004 | JP |
2005026645 | Jan 2005 | JP |
2005032964 | Feb 2005 | JP |
2005216696 | Aug 2005 | JP |
2007023338 | Feb 2007 | JP |
0141207 | Jun 2001 | WO |
2006004672 | Jan 2006 | WO |
2006057097 | Jun 2006 | WO |
2009023283 | Feb 2009 | WO |
Entry |
---|
Machine translation of JP 2005-216696, NGK Spark Plug (Aug. 11, 2005). |
North Corporation, “Processed Intra-layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil],” NMBITM, Version 2001.6. |
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates & 3-D Package Stacking, ”IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003. |
Co-Pending U.S. Appl. No. 11/166,982, Non-final Rejection dated Mar. 21, 2008. |
Co-Pending U.S. Appl. No. 11/166,982, Amendment dated Jun. 23, 2008. |
International Search Report, PCT/US2008/03473. |
Office Action from Japanese Application No. 2007-518347 dated Feb. 1, 2011. |
U.S. Appl. No. 60/508,970, filed Oct. 6, 2003. |
U.S. Appl. No. 60/633,210, filed Dec. 30, 2003. |
U.S. Appl. No. 60/533,393, filed Dec. 30, 2003. |
International Search Report and Written Opinion, PCT/US2009/004694, mailed Dec. 7, 2009. |
Choubey A; Hao Yu; Osterman M; Pecht M; Fu Yun; Li Yonghong; Xu Ming: “Intermetallics Characterization of lead-free solder joints under isothermal aging” Journal of Electronic Materials, vol. 37, No. 8, May 28, 2008, pp. 1130-1138, XP002555807. |
Extended European Search Report for Application No. EP 08835829.6 dated Feb. 28, 2012. |
International Search Report, PCT/US2008/011271, dated Mar. 27, 2009. |
Korean Office Action for Application No. 10-2011-7006476 dated May 30, 2012. |
Supplementary Partial European Search Report for Application No. EP 08835829 dated Feb. 21, 2012. |
U.S. Appl. No. 12/965,172, filed Dec. 10, 2010. |
U.S. Appl. No. 12/965,192, filed Dec. 10, 2010. |
Japanese Office Action for Application No. 2007-518347 dated Nov. 2, 2012. |
Chinese Office Action for Application No. 200980141969.8 dated Jan. 28, 2013. |
Number | Date | Country | |
---|---|---|---|
20110260320 A1 | Oct 2011 | US |
Number | Date | Country | |
---|---|---|---|
60533210 | Dec 2003 | US | |
60533393 | Dec 2003 | US | |
60533437 | Dec 2003 | US | |
60508970 | Oct 2003 | US | |
60583109 | Jun 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11166982 | Jun 2005 | US |
Child | 12321210 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12321210 | Jan 2009 | US |
Child | 13155825 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10959465 | Oct 2004 | US |
Child | 11166982 | US |