Stacked dies are commonly used in Three-Dimensional (3D) integrated circuits. Through the stacking of dies, the footprint (form factor) of packages is reduced. In addition, the metal line routing in the dies is significantly simplified through the formation of stacked dies.
In some applications, a plurality of dies is stacked to form a die stack, wherein the plurality of dies include Through-Substrate Vias (TSVs, sometimes known as through-silicon vias). The total count of the stacked dies may sometimes reach eight or more. When such a die stack is formed, a first die is first bonded onto a package substrate through flip-chip bonding, wherein solder regions/balls are reflowed to join the first die to the package substrate. A first underfill is dispensed into the gap between the first die and the package substrate. The first underfill is then cured. A test is then performed to ensure that the first die is connected to the package substrate properly, and that the first die and the package substrate function as desired.
Next, a second die is bonded onto the first die through flip-chip bonding, wherein solder regions/balls are reflowed to join the second die to the first die. A second underfill is dispensed into the gap between the second die and the first die. The second underfill is then cured. A test is then performed to ensure that the second die is connected to the first die and the package substrate correctly, and the first die, the second die, and the package substrate function as desired. Next, a third die is bonded onto the second die through the same process steps as for bonding the first die and the second die. The processes are repeated until all the dies are bonded.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “underlying,” “below,” “lower,” “overlying,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
Integrated fan-out packages and the methods of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the fan-out packages are illustrated. Some variations of some embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring to
Metal pads 12 are formed at the top surface 10A of device die 10. The top surface 10A of device die 10 is also referred to as a front surface. device die 10 has back surface 10B, which may also be the back surface of the respective semiconductor substrate in device die 10. Metal pads 12 may be aluminum pads, copper pads, aluminum copper pads, or the like. Metal pads 12 may be formed in a first surface region of device die 10, and a second surface region of device die 10 has no metal pads formed therein. For example, in accordance with some exemplary embodiments as shown in
Next, referring to
DAF 22 is an adhesive film, and may be formed of a polymer. In accordance with some embodiments of the present disclosure, DAF 22 has a low thermal conductivity, which may be lower than about 0.5 W/m*K.
Referring back to
Referring to
Next, a planarization step such as a mechanical grinding, a Chemical Mechanical Polish (CMP) and/or a combination of both is performed to planarize encapsulating material 30, through-vias 14, surface dielectric layer 26, and metal pillars 28. The respective step is also illustrated as step 206 in the process step shown in
Referring to
RDLs 34 are formed to electrically couple to metal pillars 28 and through-vias 14. It is noted that the illustration of RDLs 34 throughout all figures is schematic. For example, RDLs 34 are actually patterned as a plurality of discrete portions separated from each other by the respective dielectric layer(s). Each of the discrete portions of RDLs 34 is connected to the respective underlying metal pillars 28 and/or through-vias 14. RDLs 34 may also interconnect some metal pillars 28 to the respective through-vias 14. RDLs 34 may include metal traces (metal lines) and vias underlying and connected to the metal traces. In accordance with some embodiments of the present disclosure, RDLs 34 are formed through plating processes, wherein each of RDLs 34 includes a seed layer (not shown) and a plated metallic material over the seed layer. The seed layer and the plated metallic material may be formed of the same material or different materials.
In addition, Integrated Passive Device (IPD) 39 may be bonded to RDLs 34. IPD 39 may be used for tuning the performance of the resulting package, and may include a capacitor, for example. In accordance with alternative embodiments, no IPD 39 is bonded. Throughout the description, the combined structure including device dies 10 and 20, through-vias 14, encapsulating material 30, RDLs 34, and dielectric layers 32 will be referred to as composite wafer 38, which is a composite wafer including a plurality of device dies 10 and 20.
In subsequent steps, composite wafer 38 is sawed apart into a plurality of packages 40, each including one of device dies 10, one of device dies 20, and the corresponding through-vias 14. Package 40 in accordance with some embodiments is thus formed with a single encapsulating (molding) process, although package 40 includes two levels of device dies stacked together. This is different from conventional die stacking processes, wherein two levels of device dies are encapsulated using two encapsulating processes. In addition, no package substrate is used in package 40. This causes the advantageous reduction in the thickness of package 40, and hence package 40 is suitable for mobile applications that require very thin packages.
In accordance with some embodiments, while package 40 is a fan-out package since RDLs 34 extends beyond the edges of device die 20, the footprint (the top-view area) of package 40 is the same as the top-view area of device die 10, providing the top-view area of device die 10 is adequate for disposing all electrical connectors 36. Accordingly, the top-view area of package 40 is small. In addition, the distance between metal pads 12 and electrical connectors 36 is small, resulting in the improvement in the electrical performance of the resulting package 40.
Furthermore, device die 10, which may be a logic die, often generates more heat than memory device dies such as device die 20. Memory dies suffer from severe performance degradation from heat. In accordance with the embodiments of the present disclosure, DAF 22, which has low thermal conductivity, is used to reduce the heat generated in device die 10 from being conducted into device die 20. Rather, the heat in device die 10 may be conducted through through-vias 14 to electrical connectors 36. Some of through-vias 14 may also be designed as dummy vias that are not used for electrical connection between device die 10 and electrical connector 36. The dummy through-vias 14 may be electrically floating, and are used for conducting the heat in device die 10 to electrical connectors 36.
The initial steps of some embodiments are shown in
Referring to
In a subsequent step, as shown in
Next, carrier 46 is de-bonded from the overlying structure, resulting in the structure shown in
Referring to
Next, referring to
Carrier 46 is then de-bonded from the overlying structure, and the resulting structure is shown in
The steps shown in
The package 40 shown in
Device die 10 is over higher-level device dies 20-4, and is encapsulated in a second encapsulating material 30B in a second encapsulating process. Device die 10 is partially offset from both higher-level device dies 20-4. For example, device die 10 has first portions overlapping portions of higher-level device die 20-4, and a second portion overlapping the gap between higher-level device die 20-4.
Encapsulating materials 30A and 30B may be the same as each other or different from each other. Through-vias 14A are formed directly on metal pads 24A of lower-level device dies 20-3. Some of through-vias 14B are formed directly on metal pads 24B of higher-level device dies 20-4. The interface of encapsulating materials 30A and 30B may be distinguishable from each other due to the CMP performed on the top surface of encapsulating material 30A, which causes some of the sphere-shaped fillers 58 in encapsulating material 30A to be grinded to have planar (rather than spherical) top surfaces. On the other hand, the sphere-shaped fillers 60 that are in encapsulating material 30B and in contact with encapsulating material 30A remain to have rounded shapes. Furthermore, due to the nature of the formation process of through-vias 14A and 14B, each of through-vias 14A and 14B may have a top width greater than the respective bottom width. The transition of through-vias 14B to the respective underlying through-vias 14A will also show discontinuity, and the top widths of through-vias 14A may be greater than the bottom widths of the respective overlying through-vias 14B.
In
The embodiments of the present disclosure have some advantageous features. By forming through-vias directly on the metal pads of the lower-level die, package substrate is not used, and the resulting package is thin. The thermal decoupling of the logic die and memory die by using DAF prevents the memory die from the performance degradation caused by the heat generated in the logic die. The top-view area of the package is minimized. A higher-level die and a lower-level die may be encapsulated by a same encapsulation process, and hence the cost and the warpage of the package are reduced.
In accordance with some embodiments of the present disclosure, a method includes forming a through-via from a first conductive pad of a first device die. The first conductive pad is at a top surface of the first device die. A second device die is adhered to the top surface of the first device die. The second device die has a surface conductive feature. The second device die and the through-via are encapsulated in an encapsulating material. The encapsulating material is planarized to reveal the through-via and the surface conductive feature. Redistribution lines are formed over and electrically coupled to the through-via and the surface conductive feature.
In accordance with some embodiments of the present disclosure, a method includes forming a first through-via on a first conductive pad of a first device die, forming a second through-via on a second conductive pad of a second device die, placing the first device die and the second device die over a carrier, and adhering a third device die to a top surface of the first device die and a top surface of the second device die. The method further includes encapsulating the third device die, the first through-via, and the second through-via in an encapsulating material, planarizing the encapsulating material to reveal the first through-via, the second through-via, and the surface conductive feature of the third device die, and forming redistribution lines over and electrically coupling to the first through-via, the second through-via, and the third device die.
In accordance with some embodiments of the present disclosure, a method includes forming a first through-via on a top surface of a first device die, forming a second through-via on a top surface of a second device die, placing the first device die and the second device die over a carrier, and adhering a third device die to the top surface of the first device die and the top surface of the second device die. The third device die is between the first through-via and the second through-via. A front surface of the first device die and a front surface of the second device die face a back surface of the third device die. The method further includes in a same encapsulating process, encapsulating the first device die, the second device die, the third device die, the first through-via, and the second through-via in an encapsulating material. The encapsulating material is planarized to reveal the first through-via, the second through-via, and a surface conductive feature of the third device die. Redistribution lines are formed over and electrically coupled to the first through-via, the second through-via, and the surface conductive feature of the third device die.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
This application is a continuation of U.S. patent application Ser. No. 16/390,482, entitled “Method of Manufacturing an Integrated Fan-out Package Having Fan-Out Redistribution Layer (RDL) to Accommodate Electrical Connectors,” filed Apr. 22, 2019, which is a continuation of U.S. patent application Ser. No. 16/053,133, entitled “Method of Manufacturing an Integrated Fan-out Package Having Fan-Out Redistribution Layer (RDL) to Accommodate Electrical Connectors,” filed Aug. 2, 2018, now U.S. Pat. No. 10,269,674 issued Apr. 23, 2019, which is a continuation of U.S. patent application Ser. No. 15/004,240, entitled “Method of Manufacturing an Integrated Fan-out Package Having Fan-Out Redistribution Layer (RDL) to Accommodate Electrical Connectors,” filed Jan. 22, 2016, now U.S. Pat. No. 10,049,953 issued Aug. 14, 2018, which claims the benefit of the following provisionally filed U.S. Patent application: Application Ser. No. 62/221,443, filed Sep. 21, 2015, and entitled “Integrated Fan-Out Package and the Methods of Manufacturing,” which applications are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6348728 | Aiba | Feb 2002 | B1 |
6600221 | Kimura | Jul 2003 | B2 |
6765299 | Takahashi | Jul 2004 | B2 |
8110899 | Reed | Feb 2012 | B2 |
8361842 | Yu et al. | Jan 2013 | B2 |
8604568 | Stacey | Dec 2013 | B2 |
8680647 | Yu et al. | Mar 2014 | B2 |
8703542 | Lin et al. | Apr 2014 | B2 |
8759964 | Pu et al. | Jun 2014 | B2 |
8778738 | Lin et al. | Jul 2014 | B1 |
8785299 | Mao et al. | Jul 2014 | B2 |
8803306 | Yu et al. | Aug 2014 | B1 |
8809996 | Chen et al. | Aug 2014 | B2 |
8829676 | Yu et al. | Sep 2014 | B2 |
8877554 | Tsai et al. | Nov 2014 | B2 |
9190391 | Kelkar et al. | Nov 2015 | B2 |
9373527 | Yu et al. | Jun 2016 | B2 |
9379074 | Uzoh et al. | Jun 2016 | B2 |
9431367 | Lin et al. | Aug 2016 | B2 |
9496196 | Yu et al. | Nov 2016 | B2 |
9583456 | Uzoh | Feb 2017 | B2 |
9589930 | Park et al. | Mar 2017 | B2 |
9589938 | Chen et al. | Mar 2017 | B2 |
9679882 | Tung et al. | Jun 2017 | B2 |
9917072 | Yu et al. | Mar 2018 | B2 |
10049953 | Yu et al. | Aug 2018 | B2 |
10128213 | Yu et al. | Nov 2018 | B2 |
10269674 | Yu et al. | Apr 2019 | B2 |
10784178 | Ko et al. | Sep 2020 | B2 |
20020167079 | Pu et al. | Nov 2002 | A1 |
20040164385 | Kado | Aug 2004 | A1 |
20060091518 | Grafe et al. | May 2006 | A1 |
20080164605 | Wu | Jul 2008 | A1 |
20080174000 | Chen et al. | Jul 2008 | A1 |
20090166836 | Kim et al. | Jul 2009 | A1 |
20100193930 | Lee | Aug 2010 | A1 |
20100314740 | Choi et al. | Dec 2010 | A1 |
20110068427 | Paek et al. | Mar 2011 | A1 |
20110291288 | Wu et al. | Dec 2011 | A1 |
20120056316 | Pagaila et al. | Mar 2012 | A1 |
20120139068 | Stacey | Jun 2012 | A1 |
20120211892 | Kim et al. | Aug 2012 | A1 |
20120273971 | Usami | Nov 2012 | A1 |
20130026468 | Yoshimuta et al. | Jan 2013 | A1 |
20130062760 | Hung et al. | Mar 2013 | A1 |
20130062761 | Lin et al. | Mar 2013 | A1 |
20130062783 | Lin | Mar 2013 | A1 |
20130168848 | Lin et al. | Jul 2013 | A1 |
20130307140 | Huang et al. | Nov 2013 | A1 |
20130343022 | Hu et al. | Dec 2013 | A1 |
20140203429 | Yu et al. | Jul 2014 | A1 |
20140210099 | Hu et al. | Jul 2014 | A1 |
20140225222 | Yu et al. | Aug 2014 | A1 |
20140252646 | Hung et al. | Sep 2014 | A1 |
20140264930 | Yu et al. | Sep 2014 | A1 |
20150187705 | Chung | Jul 2015 | A1 |
20150200182 | Wang et al. | Jul 2015 | A1 |
20150270232 | Chen | Sep 2015 | A1 |
20150303174 | Yu et al. | Oct 2015 | A1 |
20150318263 | Yu et al. | Nov 2015 | A1 |
20150333038 | Hatakeyama | Nov 2015 | A1 |
20160049385 | Yu et al. | Feb 2016 | A1 |
20160293574 | Kim et al. | Oct 2016 | A1 |
20190074261 | Yu et al. | Mar 2019 | A1 |
Number | Date | Country |
---|---|---|
101452860 | Jun 2009 | CN |
102931102 | Feb 2013 | CN |
103296009 | Sep 2013 | CN |
103579171 | Feb 2014 | CN |
104600064 | May 2015 | CN |
104795386 | Jul 2015 | CN |
104851841 | Aug 2015 | CN |
106548948 | Mar 2017 | CN |
20090074508 | Jul 2009 | KR |
20130077033 | Jul 2013 | KR |
201230266 | Jul 2012 | TW |
Entry |
---|
Bantog, Ely et al., “Wire Bond, Flip-Chip, and Chip-Scale-Packaging Solution to High Silicon Integration,” IEEE 56th Proceedings, Electronic Components and Technology Conference, May 30-Jun. 2, 2006, 6 pages. |
Number | Date | Country | |
---|---|---|---|
20230123427 A1 | Apr 2023 | US |
Number | Date | Country | |
---|---|---|---|
62221443 | Sep 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16390482 | Apr 2019 | US |
Child | 18068010 | US | |
Parent | 16053133 | Aug 2018 | US |
Child | 16390482 | US | |
Parent | 15004240 | Jan 2016 | US |
Child | 16053133 | US |