The present invention relates to a multi-layered board. The present invention also relates to a method for producing a multi-layer printed wiring board that uses the multi-layered board.
A technique is known in which a capacitor structure is formed in an inner layer portion of a printed wiring board, in particular, a multi-layer printed wiring board, using the same method as a method for forming a circuit configuration by using a copper-clad stacked board, and the formed capacitor structure is used as an embedded capacitor. By forming the capacitor structure in the inner layer portion of the multi-layer printed wiring board, it is possible to omit a capacitor provided on an outer layer surface, and thus a finer and denser outer layer circuit can be formed. As a result, the number of surface mount components can be reduced, which facilitates the production of a printed wiring board that includes a fine pitch circuit.
As an example of a multi-layer printed wiring board that includes an embedded capacitor as described above, for example, as disclosed in Patent Literature 1, a seven-layer structure capacitive stack is known in which conductive layers and dielectric layers are alternately disposed. Referring to the cross-sectional structure shown in FIGS. 6 to 9 of Patent Literature 1, in the capacitive stack, in particular, circuit patterns are formed in the conductive layers, and conductive via holes are formed in portions where the circuit patterns are not formed. Based on this configuration, it is considered that the capacitive stack is produced by repeating a process of forming a circuit pattern on a conductive layer, then, forming a dielectric layer on the circuit pattern, forming a conductive layer on the dielectric layer, and forming a dielectric layer on the conductive layer.
Patent Literature 1: JP 2010-521074 A
Due to the fact that the capacitive stack disclosed in Patent Literature 1 is produced in the manner described above, more specifically, a dielectric layer is formed on a conductive layer on which a circuit pattern has been formed, it is not easy to make the thickness of the dielectric layer constant. In other words, it is not easy to make the electrostatic capacity of the dielectric layer constant. Also, the capacitive stack disclosed in Patent Literature 1 has a seven-layer structure in total including four conductive layers. Due to this layer structure, it is not easy to connect the conductive layers that are located inside the capacitive stack to the conductive layers that are exposed to the outside.
Accordingly, it is an object of the present invention to improve a multi-layered board that incorporates a capacitor, and more specifically, to provide a multi-layered board, wherein a variation in the electrostatic capacity of the capacitor is small.
Hereinafter, the present invention will be described by way of a preferred embodiment with reference to the drawings.
A first outer surface conductive layer 13a is provided on an outer side surface of the first dielectric layer 12a, or in other words, the one surface of the two main surfaces of the first dielectric layer 12a that does not oppose the middle conductive layer 11a. Likewise, a second outer surface conductive layer 13b is provided on an outer side surface of the second dielectric layer 12b. The first outer surface conductive layer 13a is disposed directly on the outer side surface of the first dielectric layer 12a. In other words, there is no layer between the first outer surface conductive layer 13a and the first dielectric layer 12a. Likewise, the second outer surface conductive layer 13b is disposed directly on the outer side surface of the second dielectric layer 12b, and thus there is no layer between the second outer surface conductive layer 13b and the second dielectric layer 12b.
In the multi-layered board 10, the first outer surface conductive layer 13a serves as a first surface of the multi-layered board 10, and the second outer surface conductive layer 13b serves as a second surface of the multi-layered board 10. In other words, no layer is stacked on an outer surface of the first outer surface conductive layer 13a, or in other words, the one surface of the two main surfaces of the second outer surface conductive layer 13b that does not oppose the first dielectric layer 12a. Likewise, no layer is stacked on an outer surface of the second outer surface conductive layer 13b, or in other words, the one of the two main surfaces of the first outer surface conductive layer 13b that does not oppose the second dielectric layer 12b. Because the multi-layered board 10 is configured as described above, the multi-layered board 10 as a whole has a five-layer structure as described above.
It is preferable that the first dielectric layer 12a of the multi-layered board 10 is made of the same material throughout the dielectric layer 12a. The same applies to the second dielectric layer 12b. However, in some cases, each of the dielectric layers 12a and 12b may be configured to include an arbitrarily defined first region and an arbitrarily defined second region which is different from the first region as viewed in planar view of the dielectric layers 12a and 12b, and a constituent material of the first region may be different from a constituent material of the second region. Also, in the case where the first dielectric layer 12a is made of the same material throughout the dielectric layer 12a, and the second dielectric layer 12b is made of the same material throughout the second dielectric layer 12b, the constituent materials of the first dielectric layer 12a and the second dielectric layer 12b may be the same or different.
The same applies to the first outer surface conductive layer 13a and the second outer surface conductive layer 13b. It is preferable that the first outer surface conductive layer 13a is made of the same material throughout the first outer surface conductive layer 13a, and the second outer surface conductive layer 13b is made of the same material throughout the second outer surface conductive layer 13b. However, in some cases, each of the conductive layers 13a and 13b may be configured to include an arbitrarily defined first region and an arbitrarily defined second region which is different from the first region as viewed in planar view of the conductive layers 13a and 13b, and a constituent material of the first region may be different from a constituent material of the second region. Also, in the case where the first outer surface conductive layer 13a is made of the same material throughout the first outer surface conductive layer 13a, and the second outer surface conductive layer 13b is made of the same material throughout the second outer surface conductive layer 13b, the constituent materials of the first outer surface conductive layer 13a and the second outer surface conductive layer 13b may be the same or different.
As shown in
In contrast to the above, for example, according to the technique disclosed in Patent Literature 1, a circuit pattern is formed on a conductive layer, that is, there is a void portion that extends through the entire conductive layer in the thickness direction. Accordingly, when a dielectric layer is formed on the conductive layer, the dielectric layer may have different thicknesses in the void portion and the non-void portion, which is likely to cause a variation in the electrostatic capacity of the dielectric layer.
In order to make it less likely that there is a variation in the electrostatic capacity of each of the dielectric layers 12a and 12b in the multi-layered board 10 according to the present embodiment, it is advantageous to make the thickness of each of the dielectric layers 12a and 12b as uniform as possible. From this viewpoint, it is preferable that the multi-layered board 10 is produced using a method as shown in
As shown in
The first element 14a and the second element 14b are preferably produced by placing a resin composition, which contains dielectric particles and a resin, onto one surface of each of the first outer surface conductive layer 13a and the second outer surface conductive layer 13b so as to form the first dielectric layer 12a and the second dielectric layer 12b from this resin composition. In order to place the resin composition onto one surface of each of the first outer surface conductive layer 13a and the second outer surface conductive layer 13b, for example, the resin composition may be applied. For example, in the case where a thermosetting resin is used as the resin, a resin composition that contains an A-stage thermosetting resin and dielectric particles and that is in a fluidized state like that of varnish may be applied. Then, by curing the applied resin composition by applying heat or energy rays, the thermosetting resin is brought into a B stage, and the first element 14a and the second element 14b are obtained. By producing the first element 14a and the second element 14b using the method described above, it is possible to conveniently form a first dielectric layer 12a and a second dielectric layer 12b that each have a uniform thickness.
As the resin contained in the first dielectric layer 12a and the second dielectric layer 12b, as described above, it is preferable to use a thermosetting resin. In particular, it is preferable to use a resin that is highly insulative. As the thermosetting resin, it is possible to use any thermosetting resin that is conventionally used in the technical field of printed wiring boards. Examples of the thermosetting resin include epoxy resin, polyimide resin, polyamide resin, polyphenylene ether resin, cyanate resin, maleimide resin, phenol resin, phenoxy resin, styrene-butadiene resin, and the like. The thermosetting resin is preferably in an A stage or B stage in the first element 14a and the second element 14b, and is preferably in a C stage in the multi-layered board 10.
For reinforcing the first dielectric layer 12a and the second dielectric layer 12b, the first dielectric layer 12a and the second dielectric layer 12b may contain a reinforcing material such as; a fibrous material including a glass woven fabric, glass non-woven fabric or paper; or a film-like material made of, for example, polyimide resin or the like. But it is preferable that the first dielectric layer 12a and the second dielectric layer 12b do not contain the reinforcing material. A reinforcing material is useful from the viewpoint of imparting strength to the dielectric layers 12a and 12b. However, there is a disadvantage in that the use of a reinforcing material increases the thickness of the dielectric layers 12a and 12b. An increase in the thickness of the dielectric layers 12a and 12b causes a reduction in the electrostatic capacity of the capacitor. For this reason, it is preferable that the dielectric layers 12a and 12b do not contain a reinforcing material so as to prioritize reducing the thickness of the multi-layered board 10 and increasing the capacity of the embedded capacitor over improving the strength of the dielectric layers 12a and 12b. The disadvantage caused by a reduction in the strength of the dielectric layers 12a and 12b can be overcome by attaching the dielectric layers 12a and 12b, which are in the form of elements 14a and 14b, to the middle conductive layer 11a.
The following method can be used as another method for producing a multi-layered board 10. A middle conductive layer 11a, and metal foils that serve as the first outer surface conductive layer 13a and the second outer surface conductive layer 13b are prepared, and at the same time, two dielectric resin layers that serve as the first dielectric layer 12a and the second dielectric layer 12b are prepared. Then, the one dielectric resin layer is placed between the middle conductive layer 11a and the first outer surface conductive layer 13a, and the other dielectric resin layer is placed between the middle conductive layer 11a and the second outer surface conductive layer 13b, and thereafter these are stacked together. In this state, the resulting stack is heated and pressed so as to integrate them together. In this way, a multi-layered board 10 is obtained. The dielectric resin layers used in this method are the dielectric resin layers in which dielectric particles are dispersed in a B-stage thermosetting resin.
The dielectric resin layers may each be configured from a sheet or a film that contains a thermosetting resin and dielectric particles. In some cases, the dielectric resin layers may each be a laminated sheet or a laminated film. The laminated sheet and the laminated film include more than one member that contains a fibrous material impregnated with a thermosetting resin in a B-stage. The fibrous material includes a glass woven fabric, glass non-woven fabric and paper. It is also possible to use a film instead of the fibrous material. Also, the dielectric resin layer may contain, in addition to these materials, an inorganic filler. Irrespective of the configuration of the dielectric resin layers, as the thermosetting resin, it is possible to use, for example, epoxy resin, cyanate resin, maleimide resin, polyphenylene ether resin, phenol resin, polyimide resin, or the like.
The first dielectric layer 12a and the second dielectric layer 12b preferably have a relative dielectric constant of 10 or more, more preferably 20 or more, and even more preferably 40 or more. With a relative dielectric constant greater than or equal to the above values, it is possible to easily increase the electrostatic capacity while reducing the thickness of the dielectric layers 12a and 12b. The higher the relative dielectric constant of the dielectric layers 12a and 12b, the more preferable it is. However, considering the adhesiveness to the middle conductive layer 11a, and to the first outer surface conductive layer 13a and to the second outer surface conductive layer 13b, as well as the strength of the dielectric layers 12a and 12b, the first dielectric layer 12a and the second dielectric layer 12b preferably have a relative dielectric constant of 300 or less, more preferably 200 or less, and even more preferably 100 or less. As used herein, the term “relative dielectric constant” refers to a value obtained through measurement using a split post dielectric resonator method (measurement frequency: 1 GHz).
As a means for satisfying the relative dielectric constant described above, the first dielectric layer 12a and the second dielectric layer 12b preferably contain dielectric particles described above. As the dielectric particles, it is preferable to use dielectric particles that have a relative dielectric constant of 50 or more and 20000 or less. The dielectric particles are preferably made of, for example, a complex oxide that has a perovskite structure such as a barium titanate ceramic, a calcium titanate ceramic, a magnesium titanate ceramic, a bismuth titanate ceramic, a strontium titanate ceramic, a lead zirconate ceramic, a barium zirconate ceramic, or a calcium zirconate ceramic. Among the complex oxides with a perovskite structure, it is preferable to use a barium titanate ceramic so as to obtain a high dielectric constant, but a complex oxide can be selected according to the quality of design of the multi-layered board 10.
The dielectric particles preferably have a particle size of 0.01 μm or more and 1.0 μm or less from the viewpoint of keeping the dielectric constant of the dielectric layer 11 at a constant level throughout the dielectric layer 11. As used herein, the term “particle size” refers to a volume cumulative particle size D50 at 50% cumulative volume obtained using a laser diffraction/scattering particle size distribution measurement method.
The first dielectric layer 12a and the second dielectric layer 12b each independently contain dielectric particles in a proportion of preferably 60 mass % or more and 95 mass % or less, more preferably 60 mass % or more and 90 mass % or less, and even more preferably 70 mass % or more and 90 mass % or less from the viewpoint of a balance between improving the electrostatic capacity and the strength of the dielectric layers 12a and 12b. The proportion of dielectric particles contained in each of the dielectric layers 12a and 12b can be obtained from the mass of remaining particles after the resin contained in the dielectric layer 12a or 12b has been sublimated.
In general, a dielectric layer that does not contain a reinforcing material and that has been filled with dielectric particles at a high concentration is very brittle. Accordingly, if a high level of stress is applied during stacking, the dielectric layer may not be able to withstand the stress and may crack. In contrast, with the production method according to the present invention, stacking can be performed without damaging the dielectric layers.
It is preferable to use strain energy at break as a physical property value that indicates the brittleness. Strain energy at break U (unit: MJ (mega joule)) is calculated by using the following integral equation in a stress σ-strain ε curve in a tensile test of a resin film for forming a dielectric layer, where cb is strain at breakage.
U=∫0ε
When the dielectric layer filled with dielectric particles at a high concentration has a strain energy at break of 1.8 MJ or less, the effect of suppressing damage to the dielectric layer and the effect of suppressing a thickness variation, which are advantageous effects of the production method according to the present invention, are exhibited significantly. The strain energy at break U of the dielectric layer is typically 1.2 MJ or less, more typically 0.8 MJ or less, and even more typically 0.5 MJ or less. There is no particular limitation on the lower limit value of the strain energy at break U, but the lower limit value of the strain energy at break U is preferably 0.01 MJ or more, and more preferably 0.02 MJ or more. With a lower limit value within the range described above, the uniformity of thickness of the dielectric layers 12a and 12b in the multi-layered board according to the present invention can be sufficiently ensured. It is preferable that either one of the dielectric layers 12a and 12b in the multi-layered board according to the present invention satisfies the value of the strain energy at break U, and it is more preferable that both of the dielectric layers 12a and 12b satisfy the value of the strain energy at break U.
In general, a dielectric layer that has a low strain energy at break has a low tensile strength. A dielectric layer that exhibits a relative dielectric constant typically has a tensile strength of 60.0 MPa or less, more typically 55.0 MPa or less, and even more typically 50.0 MPa or less. In this case, the advantageous effects of the present invention are more advantageously exhibited.
On the other hand, from the viewpoint of sufficiently ensuring the adhesiveness between a dielectric layer and a conductive layer, the dielectric layer preferably has a tensile strength of 5.0 MPa or more, and more preferably 8.0 MPa or more.
It is preferable that either one of the dielectric layers 12a and 12b in the multi-layered board according to the present invention satisfies the value of the tensile strength, and it is more preferable that both of the dielectric layers 12a and 12b satisfy the value of the tensile strength.
Also, when the dielectric layer has a tensile elongation at break (strain at break) as low as 5.0% or less, or 4.0% or less, or 1.0% or less, the advantageous effects of the present invention are more advantageously exhibited.
On the other hand, from the viewpoint of retaining flexibility sufficient to withstand at least handling during production of a printed wiring board, the dielectric layer preferably has a tensile elongation at break (strain at break) of 0.05% or more, and more preferably 0.2% or more.
It is preferable that either one of the dielectric layers 12a and 12b in the multi-layered board according to the present invention satisfies the value of the tensile elongation at break, and it is more preferable that both of the dielectric layers 12a and 12b satisfy the value of the tensile elongation at break.
With respect to the strain energy at break, the tensile strength, and the tensile elongation at break described above, values obtained from stress strain curves obtained through measurement in accordance with JIS K 7161 (1994) “Test Method for Tensile Properties of Plastics” at a measurement temperature of 25° C., a chuck-to-chuck distance of 50 mm, and a pulling speed of 1.0 mm/min (2%/min in terms of strain speed) are used as standard conditions. In a case where a sample of the dielectric layer is too short for the chuck-to-chuck distance, measurement may be performed with a method that uses a strain speed of 2%/min.
Indentation elastic modulus Eit may be used as another physical property value that indicates the brittleness of the dielectric layer. The dielectric layer typically has an indentation elastic modulus Eit as high as 4800 N/mm2 or more, more typically 6000 N/mm2 or more, and even more typically 8000 N/mm2 or more. As the indentation elastic modulus Eit, a value obtained through measurement using a nanoindentation method in accordance with ISO 14577 (2015) is used. It is preferable that either one of the dielectric layers 12a and 12b in the multi-layered board according to the present invention satisfies the value of the indentation elastic modulus Eit, and it is more preferable that both of the dielectric layers 12a and 12b satisfy the value of the indentation elastic modulus Eit.
As the thickness of each of the first dielectric layer 12a and the second dielectric layer 12b is reduced, the electric capacity increases, and the amount of electric power stored increases as well. The stored electric power is used as a part of power supply, which leads to power saving. The thickness of each of the dielectric layers 12a and 12b is determined at the time of product design and circuit design, and is determined considering the level required by the market. In the present invention, the first dielectric layer 12a and the second dielectric layer 12b each independently have a thickness of preferably 30 μm or less, more preferably 16 μm or less, even more preferably 12 μm or less, and most preferably 8 μm or less. There is no limitation on the lower limit of the thickness of each of the dielectric layers 12a and 12b as long as adjacent conductive layers do not short circuit. For example, the first dielectric layer 12a and the second dielectric layer 12b each independently have a thickness of, preferably 0.1 μm or more, and more preferably 0.5 μm or more from the viewpoint of more reliably preventing a short circuit between adjacent conductive layers as described above.
Under the condition that the first dielectric layer 12a and the second dielectric layer 12b each have a thickness within the above-described range, it is preferable that there is little variation between thicknesses measured at a plurality of arbitrary positions. With little thickness variation, a variation is unlikely to occur in the electrostatic capacity of the capacitor formed from the dielectric layers 12a and 12b. From this viewpoint, the dielectric layers 12a and 12b each independently have a thickness variation of, preferably 15% or less, more preferably 10% or less, and even more preferably 8% or less.
The thickness variation of the dielectric layers 12a and 12b is a value defined by the greater one of numerical values (unit: %) that are represented by the following expressions (1) and (2) after the highest, lowest, and average values are obtained by performing measurement at at least a total of ten spots on the first dielectric layer 12a or the second dielectric layer 12b including the center and edges (four corners if the dielectric layer is, for example, rectangular) by observing a cross section in the thickness direction that has been enlarged (for example, at a magnification of 500 times or more):
[100×(highest value−average value)/average value] (1); and
[100×(average value−lowest value)/average value] (2).
As described above, the first dielectric layer 12a and the second dielectric layer 12b each have little thickness variation. The first dielectric layer 12a and the second dielectric layer 12b may have the same thickness, or may have different thicknesses. In either case, it is preferable that the difference between the relative dielectric constant of the first dielectric layer 12a and the relative dielectric constant of the second dielectric layer 12b is small. In particular, the difference between the relative dielectric constant ca of the first dielectric layer 12a and the relative dielectric constant εb of the second dielectric layer 12b is preferably 10% or less, more preferably 5% or less, and even more preferably 3% or less. With a small difference between the relative dielectric constant ca of the first dielectric layer 12a and the relative dielectric constant εb of the second dielectric layer 12b, it becomes easier to design the production of a multi-layer printed wiring board, by using the multi-layered board 10. From this viewpoint, it is particularly preferable that the first dielectric layer 12a and the second dielectric layer 12b have the same thickness. It is particularly preferable that the first dielectric layer 12a and the second dielectric layer 12b have the same composition (the composition of the resin composition). The difference between the relative dielectric constant εa of the first dielectric layer 12a and the relative dielectric constant εb of the second dielectric layer 12b is defined by [(|εa−εb|/εa)×100].
There is no particular limitation on the thicknesses of the middle conductive layer 11a, the first outer surface conductive layer 13a and the second outer surface conductive layer 13b that sandwich the first dielectric layer 12a and the second dielectric layer 12b. These layers may be thin or thick. It is preferable that the conductive layers 11a, 13a, and 13b each independently have a thickness of, for example, 0.1 μm or more and 70 μm or less. The conductive layers 11a, 13a, and 13b may have the same thickness and/or may be of the same type, or may have different thicknesses and/or may be of different types. In general, the conductive layers 11a, 13a, and 13b are preferably made of metal foils from the viewpoint of production processes. The metal foils may be rolled foils, electrolytic foils, or vapor deposition foils. As the metal foils, for example, copper foils are typically used, but it is also possible to use metal foils other than copper foils. Also, an electric resistance layer (for example, a layer made of Ni—P, Ni—Cr or the like) may be provided on the surface, which oppose the corresponding dielectric layer 12, of the conductive layers 13a and 13b.
From the viewpoint of sufficiently ensuring the thickness of each of the first dielectric layer 12a and the second dielectric layer 12b and obtaining a sufficiently high electrostatic capacity, it is preferable that the surfaces, which oppose the dielectric layers 12a or 12b, of the conductive layers 11a, 13a, and 13b have a low roughness. From this viewpoint, the surfaces, which oppose the first dielectric layer 12a or the second dielectric layer 12b, of the conductive layers 11a, 13a, and 13b preferably have a surface roughness Rz of 1.5 μm or less, more preferably 1.0 μm or less, and even more preferably they are not roughened, the surface roughness Rz being a ten-point average roughness Rz (JIS B0601-1994). With this configuration, the thicknesses of the first dielectric layer 12a and the second dielectric layer 12b can be easily made more uniform. In particular, with respect to the middle conductive layer 11a, the difference in surface roughness Rz between two surfaces of the middle conductive layer 11a is preferably 1.0 μm or less, and more preferably 0.5 μm or less. Because the two surfaces of the middle conductive layer 11a oppose the dielectric layers 12a and 12b, respectively, by reducing the difference in roughness between the two surfaces of the middle conductive layer 11a, the thicknesses of the first dielectric layer 12a and the second dielectric layer 12b can be made more uniform.
The multi-layered board 10 configured as described above is preferably used as a material for producing a multi-layer printed wiring board. Accordingly, hereinafter, a preferred method for producing a multi-layer printed wiring board using the multi-layered board 10 will be described.
First, as shown in
Next, as shown in
After the first through hole 15 has been filled with the filler 16, as shown in
After the second through hole 17 has been formed in the manner described above, as shown in
Next, as shown in
After a circuit pattern has been formed, next, as shown in
The insulating resin layer may be, for example, (i) a stack obtained by stacking the necessary number of prepregs each obtained by impregnating a fibrous material such as a glass woven fabric, glass non-woven fabric or paper with an insulating resin. The insulating resin used to impregnate the fibrous material may be, for example, epoxy resin, cyanate resin, maleimide resin, polyphenylene ether resin, phenol resin, polyimide resin, or the like. Alternatively, the insulating resin layer may be (ii) an insulating resin layer made of epoxy resin, polyimide resin, polyester resin, or the like (or in other words, a layer that does not contain a fibrous material). Irrespective of which of (i) and (ii) is used, the insulating resin layer can contain an inorganic filler. In the case where the insulating resin layer contains an inorganic filler, the filler in the second through hole 17 is composed of an insulating resin and an inorganic filler.
After the insulating resin layer 20 has been stacked, as shown in
Various types of methods can be used to stack the insulating resin layers 20 and 20, and the fifth conductive layers 21a and 21b. For example, first, semi-cured B stage insulating resin layers 20 and 20 are stacked on the surfaces of the multi-layered board 10, respectively, and fifth conductive layers 21a and 21b are stacked on the insulating resin layers 20 and 20. Then, the resulting stack is pressed under heat so as to cure the insulating resin layers 20, and as a result, the insulating resin layers 20 and 20, the fifth conductive layers 21a and 21b, and the multi-layered board 10 are bonded and integrated together. Instead of separately preparing the insulating resin layers 20 and 20, and the fifth conductive layers 21a and 21b, the above stack may be obtained by stacking resin-attached metal foils.
Next, as shown in
After the hole forming process has been performed on the insulating resin layer 20, and the third conductive layer 18b is exposed, next, as shown in
After the third through hole 22 has been formed in the manner described above, as shown in
Finally, as shown in
In a multi-layer printed wiring board 100 (see
As described above, by using the multi-layered board 10, it is possible to obtain a multi-layer printed wiring board 100 that incorporates an embedded capacitor, without compromising the uniformity in the thickness of the first dielectric layer 12a and the second dielectric layer 12b. Accordingly, in the embedded capacitor, a variation in the electrostatic capacity of the embedded capacitor is suppressed. Also, the middle conductive layer 11a, and the first outer surface conductive layer 13a and the second outer surface conductive layer 13b in the multi-layered board 10 can be easily connected to external conductive layers.
Next, another preferred method for producing a multi-layer printed wiring board by using the multi-layered board 10 will be described with reference to
In the production method according to the present embodiment, steps that are the same as those performed prior to the step shown in
After the circuit pattern has been formed, next, as shown in
Next, as shown in
After patterning has been performed, as shown in
Next, as shown in
Furthermore, as shown in
After the third through hole 22 has been formed in the manner described above, as shown in
At the same time, a fourth conductive layer 19 is formed on the inner wall of the second through hole 17, and a seventh conductive layer 24 is formed on the inner wall of the third through hole 22. The fourth conductive layer 19 is formed so as to electrically connect the two third conductive layers 18a and 18b. Likewise, the seventh conductive layer 24 is formed so as to electrically connect the two third conductive layers 18a and 18b. Because the fourth conductive layer 19 is formed on a surface of the insulating resin layer 20 made of a non-electroconductive material, the fourth conductive layer 19 and the middle conductive layer 11a are insulated by the insulating resin layer 20 and are electrically disconnected from each other. On the other hand, the seventh conductive layer 24 is formed directly on the inner wall of the third through hole 22, and thus the middle conductive layer 11a that is exposed along the inner wall of the third through hole 22 is electrically connected to the seventh conductive layer 24.
Finally, as shown in
In a multi-layer printed wiring board 100 (see
As described above, with the method for producing a multi-layer printed wiring board 100 according to the present embodiment as well, by using the multi-layered board 10, it is possible to obtain a multi-layer printed wiring board 100 that incorporates an embedded capacitor, without compromising the uniformity in the thickness of the first dielectric layer 12a and the second dielectric layer 12b. Accordingly, in the embedded capacitor, a variation in the electrostatic capacity of the embedded capacitor is suppressed.
In the foregoing, the present invention has been described by way of preferred embodiments of the present invention. However, the present invention is not limited to the embodiments given above. For example, in the steps shown in
Also, in the steps shown in
According to the present invention, it is possible to provide a multi-layered board wherein a variation in the capacity of the embedded capacitor is suppressed.
Number | Date | Country | Kind |
---|---|---|---|
PCT/JP2016/057563 | Mar 2016 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2017/003966 | 2/3/2017 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2017/154432 | 9/14/2017 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
2593829 | Arledter | Apr 1952 | A |
4675789 | Kuwabara | Jun 1987 | A |
4996097 | Fischer | Feb 1991 | A |
5155655 | Howard | Oct 1992 | A |
5168421 | Suzuki | Dec 1992 | A |
5509200 | Frankeny | Apr 1996 | A |
5604167 | Wilson | Feb 1997 | A |
5770476 | Stone | Jun 1998 | A |
5847327 | Fischer | Dec 1998 | A |
6215649 | Appelt | Apr 2001 | B1 |
6274224 | O'Bryan | Aug 2001 | B1 |
6291779 | Lubert | Sep 2001 | B1 |
6467160 | Cummings | Oct 2002 | B1 |
6562179 | Ikeguchi | May 2003 | B1 |
6613413 | Japp | Sep 2003 | B1 |
6657849 | Andresakis | Dec 2003 | B1 |
8713769 | Dudnikov | May 2014 | B2 |
9161447 | Dudnikov | Oct 2015 | B2 |
20010003605 | Honda | Jun 2001 | A1 |
20010036052 | Hartman | Nov 2001 | A1 |
20010038906 | O'Bryan | Nov 2001 | A1 |
20020048137 | Williams | Apr 2002 | A1 |
20020088977 | Mori | Jul 2002 | A1 |
20020195270 | Okubora | Dec 2002 | A1 |
20030011070 | Iijima | Jan 2003 | A1 |
20030011960 | Koning | Jan 2003 | A1 |
20030121146 | Schmidt | Jul 2003 | A1 |
20040109298 | Hartman | Jun 2004 | A1 |
20040118602 | Lee | Jun 2004 | A1 |
20040124493 | Chua | Jul 2004 | A1 |
20040147658 | Matsushima | Jul 2004 | A1 |
20040201367 | Echigo | Oct 2004 | A1 |
20040256731 | Mao | Dec 2004 | A1 |
20050009975 | Hsu | Jan 2005 | A1 |
20050029515 | Nagai | Feb 2005 | A1 |
20050108874 | Lee | May 2005 | A1 |
20050122662 | Hayashi | Jun 2005 | A1 |
20050128680 | Shin | Jun 2005 | A1 |
20050161149 | Yokota | Jul 2005 | A1 |
20050186437 | Pramanik | Aug 2005 | A1 |
20050224767 | Japp | Oct 2005 | A1 |
20050257957 | Vasoya | Nov 2005 | A1 |
20060062976 | Sohn | Mar 2006 | A1 |
20060120014 | Nakamura | Jun 2006 | A1 |
20060133011 | Cox | Jun 2006 | A1 |
20060143886 | Srinivasan | Jul 2006 | A1 |
20060182973 | Lee | Aug 2006 | A1 |
20060183872 | Lee | Aug 2006 | A1 |
20060185140 | Andresakis | Aug 2006 | A1 |
20060203456 | Sohn | Sep 2006 | A1 |
20060216495 | Motobe | Sep 2006 | A1 |
20060258327 | Lee | Nov 2006 | A1 |
20060286364 | Lee | Dec 2006 | A1 |
20070004165 | Shin | Jan 2007 | A1 |
20070027246 | Shin | Feb 2007 | A1 |
20070062725 | Wu | Mar 2007 | A1 |
20070087929 | Park | Apr 2007 | A1 |
20070097597 | Ko | May 2007 | A1 |
20070116976 | Tan | May 2007 | A1 |
20070117898 | Tan | May 2007 | A1 |
20070125575 | Inui | Jun 2007 | A1 |
20070148421 | Sohn | Jun 2007 | A1 |
20070151758 | Dunn | Jul 2007 | A1 |
20070164396 | Jow | Jul 2007 | A1 |
20070199195 | Davis | Aug 2007 | A1 |
20070207337 | Nagatani | Sep 2007 | A1 |
20080100986 | Sohn | May 2008 | A1 |
20080151518 | Hsu | Jun 2008 | A1 |
20080158777 | Sohn | Jul 2008 | A1 |
20080212299 | Kim | Sep 2008 | A1 |
20080216298 | Dudnikov | Sep 2008 | A1 |
20080217049 | Dudnikov | Sep 2008 | A1 |
20080223603 | Kim | Sep 2008 | A1 |
20080226815 | Pramanik | Sep 2008 | A1 |
20080257480 | Nakamura | Oct 2008 | A1 |
20080266750 | Wu | Oct 2008 | A1 |
20080289865 | Nakamura | Nov 2008 | A1 |
20080297274 | Borland | Dec 2008 | A1 |
20090025195 | Kim | Jan 2009 | A1 |
20090050355 | Chun | Feb 2009 | A1 |
20090251846 | Lee | Oct 2009 | A1 |
20090273884 | Shimizu | Nov 2009 | A1 |
20100060381 | Das | Mar 2010 | A1 |
20100129604 | Uchida | May 2010 | A1 |
20100168307 | Narishige | Jul 2010 | A1 |
20100175914 | Pramanik | Jul 2010 | A1 |
20100202100 | Koh | Aug 2010 | A1 |
20100246089 | Yano | Sep 2010 | A1 |
20100307803 | Paul | Dec 2010 | A1 |
20100309607 | Liu | Dec 2010 | A1 |
20100321858 | Hsu | Dec 2010 | A1 |
20110006393 | Cui | Jan 2011 | A1 |
20110032656 | Ito | Feb 2011 | A1 |
20110053759 | Shimba | Mar 2011 | A1 |
20110154657 | Chuang | Jun 2011 | A1 |
20120063108 | Kim | Mar 2012 | A1 |
20120152886 | Kim | Jun 2012 | A1 |
20120228014 | Das | Sep 2012 | A1 |
20120257323 | Hayakawa | Oct 2012 | A1 |
20120300416 | Saji | Nov 2012 | A1 |
20130048350 | Horiuchi | Feb 2013 | A1 |
20130177739 | Syoujiguchi | Jul 2013 | A1 |
20130221485 | Kim | Aug 2013 | A1 |
20130299218 | Inagaki | Nov 2013 | A1 |
20150294793 | Ghosh | Oct 2015 | A1 |
20150302990 | Ghosh | Oct 2015 | A1 |
20150305150 | Ohata | Oct 2015 | A1 |
20160330839 | Kuwako | Nov 2016 | A1 |
20170372839 | Weir | Dec 2017 | A1 |
20180146550 | Maier | May 2018 | A1 |
20180263145 | Tanaka | Sep 2018 | A1 |
20180315547 | Weir | Nov 2018 | A1 |
20180332721 | Shimizu | Nov 2018 | A1 |
Number | Date | Country |
---|---|---|
101974205 | Feb 2011 | CN |
102651278 | Aug 2012 | CN |
103289322 | Sep 2013 | CN |
103298274 | Sep 2013 | CN |
690328 | Apr 1953 | GB |
04144187 | May 1992 | JP |
11207870 | Aug 1999 | JP |
2000133947 | May 2000 | JP |
2000244130 | Sep 2000 | JP |
2001094265 | Apr 2001 | JP |
2001192536 | Jul 2001 | JP |
2001347600 | Dec 2001 | JP |
2002117738 | Apr 2002 | JP |
2003011270 | Jan 2003 | JP |
2003318510 | Nov 2003 | JP |
2004134421 | Apr 2004 | JP |
2005005458 | Jan 2005 | JP |
2005019883 | Jan 2005 | JP |
2005064316 | Mar 2005 | JP |
2005072166 | Mar 2005 | JP |
2005187914 | Jul 2005 | JP |
2006032510 | Feb 2006 | JP |
2006165400 | Jun 2006 | JP |
2006-210536 | Aug 2006 | JP |
2006229097 | Aug 2006 | JP |
2007027101 | Feb 2007 | JP |
2007-184386 | Jul 2007 | JP |
2007184386 | Jul 2007 | JP |
2008227153 | Sep 2008 | JP |
2009-004457 | Jan 2009 | JP |
2009-043769 | Feb 2009 | JP |
2010-521074 | Jun 2010 | JP |
2012227240 | Nov 2012 | JP |
2014123703 | Jul 2014 | JP |
20040036779 | May 2004 | KR |
100631994 | Sep 2006 | KR |
100849410 | Jul 2008 | KR |
WO-9402310 | Feb 1994 | WO |
WO-03011589 | Feb 2003 | WO |
WO-2010065973 | Jun 2010 | WO |
Entry |
---|
Machine Translation of JP 2001094265 A, Apr. 2001 (Year: 2001). |
Machine Translation of JP 2005-187914 A, Jul. 2005 (Year: 2005). |
Machine Translation of WO 2010065973 A1, Jun. 2010 (Year: 2010). |
Wada et al., Size Dependence of Dielectric Properties for nm-Sized Barium Titanate Crystallites and Its Origin, Jan. 2005, Journal of the Korean Physical Society, vol. 46, No. 1, pp. 303-307 (Year: 2005). |
Machine Translation of JP-2008227153-A, Sep. 2008 (Year: 2008). |
Machine Translation of CN-102651278-A, Aug. 2012 (Year: 2012). |
Upadhyay et al., Characterization, dielectric and electrical behaviour of BaTiO3 nanoparticles prepared via titanium(IV) triethanolaminato isopropoxide and hydrated barium hydroxide, Jun. 2014, Bulletin of Materials Science, vol. 37, pp. 481-489 (Year: 2014). |
International Search Report, PCT/JP2017/003966, dated Apr. 25, 2017. |
Number | Date | Country | |
---|---|---|---|
20190110364 A1 | Apr 2019 | US |