The description relates to packaging substrates for semiconductor devices.
One or more embodiments may be applied for example to integrated circuits (ICs).
Due to the continuing growth of the semiconductor device industry, a steady demand exists for improved packaging options, for example solutions which may permit using a same substrate/lead frame for different dice with specific size and a wider range of input/output (I/O) connections.
According to one or more embodiments, a packaging substrate for semiconductor devices is provided.
One or more embodiments may also relate to a corresponding device (for example an integrated circuit) as well as to a corresponding method.
One or more embodiments may provide a package which includes metal lands with two different thicknesses; one type of land with two faces exposed with respect to the insulating compound layer, the other type having only one face exposed with respect to the insulating layer.
In one or more embodiments, a printed metal track (conductive line) may connect a top surface of two or more metal lands and a wire bonding, thus creating an interconnection between the die and the metal track.
One or more embodiments may offer one or more of the following advantages: a need no longer exists for a specific lead frame/substrate for each device; wire bonding can be provided on a standard lead finishing; a high flexibility if provided in terms of routing solutions; and applicability to leaded packages with dedicated pre-molded carriers.
In an embodiment, a substrate for mounting semiconductor devices comprises: an electrically insulating layer having first and second opposed surfaces, the electrically insulating layer having a thickness between said first and second opposed surfaces, the substrate including first and second electrically conductive lands in said electrically insulating layer, wherein: said first lands extend through a whole thickness of said electrically insulating layer and are exposed on both the first and second opposed surfaces of the electrically insulating layer, and said second lands have a thickness less than the thickness of the electrically insulating layer and are exposed only at the first surface of the electrically insulating layer.
In an embodiment, a semiconductor device includes: a substrate including an electrically insulating layer having first and second opposed surfaces, the electrically insulating layer having a thickness between said first and second opposed surfaces, the substrate including first and second electrically conductive lands in said electrically insulating layer, wherein: said first lands extend through a whole thickness of said electrically insulating layer and are exposed on both the first and second opposed surfaces of the electrically insulating layer, and said second lands have a thickness less than the thickness of the electrically insulating layer and are exposed only at the first surface of the electrically insulating layer; at least one semiconductor die mounted on said first surface of the electrically insulating layer, and wire bonding electrically coupling said at least one semiconductor die with selected ones of said first and second lands.
In an embodiment, a method comprises: etching a first surface of an electrically conductive laminar carrier to produce raised portions corresponding to locations of first lands and produce a recessed surface, further etching said recessed surface of said laminar carrier to produce indented portions between raised portion corresponding to locations of second lands, molding onto said first surface of said laminar carrier an electrically insulating molding material that penetrates into said indented portions and covers said recessed surface of said laminar carrier at said raised portions, and removing said electrically conductive laminar carrier at a second surface opposite the first surface to expose the molding compound which penetrated into said indented portions.
In an embodiment, a method comprises: growing first and second electrically conductive formations on a first surface of a sacrificial carrier layer, wherein said first electrically conductive formations correspond to locations of first lands, and wherein said second electrically conductive formations correspond to locations of seconds lands, applying a mask material on said first surface of said sacrificial carrier layer to penetrate into indented portions between said second electrically conductive formations and further covers said second electrically conductive formations while leaving said first electrically conductive formations uncovered, further growing electrically conductive material onto said uncovered first electrically conductive formations, molding onto said first surface of said sacrificial carrier layer an electrically insulating molding material that fills space between the further grown electrically conductive material, and removing the sacrificial carrier layer.
One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
It will be appreciated that for the sake of simplicity of representation the various figures may not be drawn to a same scale.
In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
One or more embodiments may take advantage of the availability of metal ink printers (for example aerosol ink jet printers).
In the area of electronics these printers are primarily used to produce metal tracks (that is, conductive lines) on substrates such as for example printed circuit boards—PCBs.
Aerosol jet systems may reliably produce ultra-fine feature circuitry beyond the capabilities of for example thick-film and ink jet processes.
For instance, many materials can be “written” with a resolution of down to 20 μm, with a total length of each interconnect of for example 1.5 mm with a throughput for a single nozzle reaching up to 5,000 interconnects per hour. An aerosol jet print head is highly scalable and may support for example 2, 3, 5, or more nozzles at a time, pitch dependent, enabling throughputs as high as 25,000 interconnects per hour or more.
Just by way of example, materials adapted to be printed may include metals (for example gold, platinum, silver, nickel, copper, aluminim), resistive ink materials (for example carbon, ruthenate), non-metallic conductors (for example single wall carbon nanotubes, multi wall carbon nanotubes, PEDOT:PSS), dielectrics and adhesive materials (for example polyimide, polyvinylpyrrolidone (PVP), Teon AF, SU-8 Adhesives, opaque coatings, UV adhesives UV acrylics), semiconductors (for example organic semiconductors), solvents, acids and bases, photo- and etch-resists, DNA, proteins, enzymes.
The diagrams of
The sequence of steps a) to e) of
As a result, the plated surfaces 124 of the raised portions 122 will form—at the first lands 12a—for example an array of substrate pads (for example plated pads) 124 at one (here lower) surface or side of the resulting substrate, while the remainder portions of the carrier 120 selectively covered by the resist layer 122b (see portion c) of
Technologies and apparatus for use in performing each of the steps a) to e) of
The sequence of steps a) to f) of
As a result, the plated surfaces 124 of the raised portions 122 will form—at the first lands 12a—for example an array of substrate pads (for example plated pads) 124 at one (here lower) surface or side of the resulting substrate, while the second lands 12b at the other (here upper) surface of the resulting substrate will form a for example matrix array of bonding pads mutually isolated by the compound 14 penetrated into the indented portions therebetween.
A final step f) of top surface finishing may then be performed as schematically indicated at 224. It will be understood that a same top surface finishing step may be performed after the step e) of
Here again, technologies and apparatus for use in performing each of the steps a) to f) of
In one or more embodiments, both processes as exemplified in
In one or more embodiments, the first lands 12a and the second lands 12b may be exposed to the first surface of the electrically insulating layer 14 flush therewith: see for example
In one or more embodiments, the first lands 12a may include contact pads 124 at the second surface of the electrically insulating layer 14.
In one or more embodiments as exemplified in
In one or more embodiments as exemplified in
Whatever the approach adopted, in one or more embodiments, the structures obtained as a result of the steps exemplified in
It will be appreciated that, in order to highlight the intrinsic flexibility of one or more embodiments, step c) of
One or more embodiments may thus include electrically conductive lines 20 at the first (for example upper) surface of the electrically insulating layer 14 for coupling selected ones of the first lands 12a with selected ones of the second lands 12b.
One or more embodiments may thus provide a semiconductor device including a substrate as exemplified herein, with one or more semiconductor dice IC on the first surface of the electrically insulating layer 14, wire bonding 22 being provided for electrically coupling the semiconductor die/dice IC with selected ones of the first lands 12a and/or second lands 12b.
In one or more embodiments, ink printed tracks or lines 20 may have a width of 50-100 micron (50-100.10−6 m) with multi-layer thickness of 10-20 micron (10-20.10−6 m), for example for those applications where lower resistivity may be desirable for a specific I/O, with a wire adapted to bridge from different pads (with proper dimensions).
One or more embodiments as exemplified herein may thus offer one or more of the following advantages:
Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been described by way of example only without departing from the extent of protection.
The extent of protection is defined by the annexed claims.
Number | Date | Country | Kind |
---|---|---|---|
102015000071060 | Nov 2015 | IT | national |
This application is a divisional of U.S. patent application Ser. No. 15/159,212, filed May 19, 2016, which claims priority from Italian Application for Patent No. 102015000071060 filed Nov. 10, 2015, the disclosure of which is incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 15159212 | May 2016 | US |
Child | 16269300 | US |