Claims
- 1. A-semiconductor device comprising:a first semiconductor chip having a first insulating adhesive layer formed over its back surface; an insulating substrate or insulating film having an interconnect layer formed over its front surface and mounting external terminals formed over a back surface and electrically connected to the interconnect layer, the insulating substrate having the first semiconductor chip mounted on the front surface thereof with the first insulating adhesive layer therebetween; and a second semiconductor chip having a second insulating adhesive layer formed over a back surface thereof, the second semiconductor chip being mounted on a circuit forming surface of the first semiconductor chip with the second insulating adhesive layer therebetween, the first and second semiconductor chips each having at least one electrode pad connected through wires to electrode portions of the interconnect layer; and a resin body sealing connecting portions connected by the wires; wherein an output signal A from one of the first or second semiconductor chips is output to a first one of the external terminals, and a second one of the external terminals is connected to the electrode pad of the other of the first or second semiconductor chips, wherein the signal A is input to the second external terminal.
- 2. A semiconductor device according to claim 1, wherein the first semiconductor chip is a controller chip and the second semiconductor chip is a memory chip.
- 3. A semiconductor device according to claim 2, wherein the controller chip has an interface function to respond to an access from a host unit and an interface function to convert the access from the host unit into an access unique to the memory chip and thereby access-control the memory chip.
- 4. A semiconductor device according to claim 3, wherein the controller chip further includes a function to write data into the memory chip by adding an error correction code to the data and to recover the data from the memory chip by performing error correction processing on the data read from the memory chip.
- 5. A semiconductor device according to claim 3, wherein the controller chip further includes a function to write data requiring security into the memory chip by performing encryption processing on the data and to perform decryption processing on the data read from the memory chip.
- 6. A semiconductor device according to claim 1, wherein the signal electrode pads of the first semiconductor chip and the second semiconductor chip are connected inside the package in a one-to-one relationship to the external terminals of the package; andwherein the first external terminal of the package that outputs an output signal A from one of the first and second semiconductor chip and the second external terminal of the package that inputs the signal A and is connected to the electrode pad of the other semiconductor chip are arranged close to each other in the package.
- 7. A semiconductor device according to claim 1, wherein the first and second external terminals are adjacent external terminals arranged close to a central portion of the insulating substrate or insulating film.
- 8. A semiconductor device having a first semiconductor chip and a second semiconductor chip in a single package; wherein a signal A output terminal of the first semiconductor chip and a first external terminal of the semiconductor device are internally connected in the package without being connected to others;wherein a signal A output terminal of the second semiconductor chip and a second external terminal of the semiconductor device are internally connected in the package without being connected to others; and wherein the first and second external terminals are externally shortcircuit-connected outside the semiconductor device to complete the connection of the signal A between the first and second semiconductor chips.
- 9. A semiconductor device according to claim 8, wherein the first semiconductor chip is a controller chip and the second semiconductor chip is a memory chip.
- 10. A semiconductor device according to claim 9, wherein the controller chip has an interface function to respond to an access from the host unit and an interface function to convert the access from the host unit into an access unique to the memory chip and thereby access-control the memory chip.
- 11. A semiconductor device according to claim 10, wherein the controller chip further includes a function to write data into the memory chip by adding an error correction code to the data and to recover the data from the memory chip by performing error correction processing on the data read from the memory chip.
- 12. A semiconductor device according to claim 10, wherein the controller chip further includes a function to write data requiring security into the memory chip by performing encryption processing on the data and to perform decryption processing on the data read from the memory chip.
- 13. A semiconductor device according to claim 8, whereinthe first semiconductor chip has a plurality of electrode pads formed over a circuit forming surface (front surface) of a square semiconductor substrate, and the second semiconductor chip has a plurality of electrode pads formed over a circuit forming surface of a square semiconductor substrate larger in size than the semiconductor substrate of the first semiconductor chip, the semiconductor device further including: a plurality of leads arranged around outer peripheral sides of the first and second semiconductor chips, each of the leads having an inner portion and an outer portion, the inner portions being electrically connected through conductive wires to electrode pads of the first and second semiconductor chips; a support lead for supporting the second semiconductor chip; and a resin sealing body sealing the first and second semiconductor chips, the wires and the inner portions of the leads.
- 14. A semiconductor device according to claim 13, whereinthe first semiconductor chip is mounted on the second semiconductor chip, with a surface (back surface) opposite the circuit forming surface of the first semiconductor chip securely bonded to the circuit forming surface of the second semiconductor chip, and the support lead is securely bonded to the circuit forming surface of the second semiconductor chip.
- 15. A semiconductor device according to claim 13, wherein the first semiconductor chip is set larger in thickness than the second semiconductor chip.
- 16. A semiconductor device according to claim 13, wherein the plurality of electrode pads formed on the circuit forming surface of the second semiconductor chip are arranged in one column.
- 17. A semiconductor device according to claim 8,wherein the first semiconductor chip has a first insulating adhesive layer formed over the back surface thereof; wherein the first semiconductor chip is mounted on an insulating substrate with the first insulating adhesive layer therebetween, the insulating substrate having an interconnect layer formed over its front surface and mounting external terminals formed over its back surface and electrically connected through via holes to the interconnect layer; wherein the second semiconductor chip has a second insulating adhesive layer formed over its back surface; wherein the second semiconductor chip is mounted on the circuit forming surface of the first semiconductor chip with the second insulating adhesive layer therebetween; wherein electrode pads of the first semiconductor chip and the second semiconductor chip are connected to electrode portions of the interconnect layer through wires; and wherein the first semiconductor chip, the second semiconductor chip and the wires are sealed with resin.
- 18. A semiconductor device according to claim 8, wherein the first semiconductor chip and the second semiconductor chip are mounted on an upper surface or lower surface of a circuit board or a support lead,the semiconductor device further including: a plurality of leads arranged around outer peripheral sides of the first and second semiconductor chips, each of the leads having an inner portion and an outer portion, the inner portions being electrically connected through conductive wires to electrode pads of the first and second semiconductor chips; and a resin sealing body sealing the first and second semiconductor chips, the circuit board or support lead, the wires and the inner portions of the leads.
- 19. A semiconductor device according to claim 8,wherein the second semiconductor chip is a memory chip; wherein the first semiconductor chip is a controller chip that access-controls the memory chip in response to a memory access request received from a host unit through an interface, the interface having a plurality of first input/output external terminals for connection with the host unit; wherein signal input/output terminals of the controller chip for the controller chip to access the memory chip are independently and internally connected to a plurality of second external terminals; wherein signal input/output terminals of the memory chip for the memory chip to be accessed by the controller chip are independently and internally connected to a plurality of third external terminals; and wherein the second external terminals and the third external terminals are shortcircuit-connected on the board to allow the controller chip to access the memory chip.
- 20. A semiconductor chip according to claim 19, further including a plurality of third external terminals that input and output an access control signal for the controller chip to access-control an expansion memory connected outside the semiconductor device.
- 21. A semiconductor device according to claim 19, wherein a program to be executed when the controller chip access-controls the memory chip is stored in the memory chip in advance.
- 22. A semiconductor device according to claim 19, wherein the external terminals are connected in a one-to-one relationship to input/output electrode pads of the controller chip and the memory chip for address, data and access control signals; andwherein, of these external terminals, at least a pair of external terminals to be interconnected, one connected to the controller chip and one connected to the memory chip, is arranged so that these external terminals are set close to each other.
- 23. A semiconductor device according to claim 8, wherein the first semiconductor chip is a DRAM chip and the second semiconductor chip is a flash memory.
- 24. A semiconductor device according to claim 8,wherein the signal electrode pads of the first semiconductor chip and the second semiconductor chip are connected inside the package in a one-to-one relationship to the external terminals of the package; and wherein the first external terminal of the package that outputs an output signal A from one of the first and second semiconductor chip and the second external terminal of the package that inputs the signal A and is connected to the electrode pad of the other semiconductor chip are arranged close to each other in the package.
- 25. A semiconductor device having a first semiconductor chip and a second semiconductor chip mounted in a single package;wherein a path for inputting an output signal A of the first semiconductor chip into the second semiconductor chip comprises: a first part path connecting an output terminal of the first semiconductor chip and a first external terminal of the package; a second part path connecting a second external terminal of the package and an input terminal of the second semiconductor chip; and a third part path externally shortcircuit-connecting outside the package the first external terminal and the second external terminal of the package.
- 26. A semiconductor device according to claim 25, wherein the first semiconductor chip is a controller chip and the second semiconductor chip is a memory chip.
- 27. A semiconductor device according to claim 26, wherein the controller chip has an interface function to respond to an access from the host unit and an interface function to convert the access from the host unit into an access unique to the memory chip and thereby access-control the memory chip.
- 28. A semiconductor device according to claim 27, wherein the controller chip further includes a function to write data into the memory chip by adding an error correction code to the data and to recover the data from the memory chip by performing error correction processing on the data read from the memory chip.
- 29. A semiconductor device according to claim 27, wherein the controller chip further includes a function to write data requiring security into the memory chip by performing encryption processing on the data and to perform decryption processing on the data read from the memory chip.
- 30. A semiconductor device according to claim 25, whereinthe first semiconductor chip has a plurality of electrode pads formed over a circuit forming surface (front surface) of a square semiconductor substrate, and the second semiconductor chip has a plurality of electrode pads formed over a circuit forming surface of a square semiconductor substrate larger in size than the semiconductor substrate of the first semiconductor chip, the semiconductor device further including: a plurality of leads arranged around outer peripheral sides of the first and second semiconductor chips, each of the leads having an inner portion and an outer portion, the inner portions being electrically connected through conductive wires to electrode pads of the first and second semiconductor chips; a support lead for supporting the second semiconductor chip; and a resin sealing body sealing the first and second semiconductor chips, the wires and the inner portions of the leads.
- 31. A semiconductor device according to claim 30, whereinthe first semiconductor chip is mounted on the second semiconductor chip, with the surface (back surface) opposite the circuit forming surface of the first semiconductor chip securely bonded to the circuit forming surface of the second semiconductor chip, and the support lead is securely bonded to the circuit forming surface of the second semiconductor chip.
- 32. A semiconductor device according to claim 30, wherein the first semiconductor chip is set larger in thickness than the second semiconductor chip.
- 33. A semiconductor device according to claim 30, wherein the plurality of electrode pads formed on the circuit forming surface of the second semiconductor chip are arranged in one column.
- 34. A semiconductor device according to claim 25,wherein the first semiconductor chip has a first insulating adhesive layer formed over the back surface thereof; wherein the first semiconductor chip is mounted on an insulating substrate with the first insulating adhesive layer therebetween, the insulating substrate having an interconnect layer formed over its front surface and mounting external terminals formed over its back surface and electrically connected through via holes to the interconnect layer; wherein the second semiconductor chip has a second insulating adhesive layer formed over its back surface; wherein the second semiconductor chip is mounted on the circuit forming surface of the first semiconductor chip with the second insulating adhesive layer therebetween; wherein electrode pads of the first semiconductor chip and the second semiconductor chip are connected to electrode portions of the interconnect layer through wires; and wherein the first semiconductor chip, the second semiconductor chip and the wires are sealed with resin.
- 35. A semiconductor device according to claim 25, wherein the first semiconductor chip and the second semiconductor chip are mounted on an upper surface or lower surface of a circuit board or a support lead,the semiconductor device further including: a plurality of leads arranged around outer peripheral sides of the first and second semiconductor chips, each of the leads having an inner portion and an outer portion, the inner portions being electrically connected through conductive wires to electrode pads of the first and second semiconductor chips; and a resin sealing body sealing the first and second semiconductor chips, the circuit board or support lead, the wires and the inner portions of the leads.
- 36. A semiconductor device according to claim 25,wherein the second semiconductor chip is a memory chip; wherein the first semiconductor chip is a controller chip that access-controls the memory chip in response to a memory access request received from a host unit through an interface, the interface having a plurality of first input/output external terminals for connection with the host unit; wherein signal input/output terminals of the controller chip for the controller chip to access the memory chip are independently and internally connected to a plurality of second external terminals; wherein signal input/output terminals of the memory chip for the memory chip to be accessed by the controller chip are independently and internally connected to a plurality of third external terminals; and wherein the second external terminals and the third external terminals are shortcircuit-connected on the board to allow the controller chip to access the memory chip.
- 37. A semiconductor chip according to claim 36, further including a plurality of third external terminals that input and output an access-control signal for the controller chip to access-control an expansion memory connected outside the semiconductor device.
- 38. A semiconductor device according to claim 36, wherein a program to be executed when the controller chip access-controls the memory chip is stored in the memory chip in advance.
- 39. A semiconductor device according to claim 36, wherein the external terminals are connected in a one-to-one relationship to input/output electrode pads of the controller chip and the memory chip for address, data and access control signals; andwherein, of these external terminals, at least a pair of external terminals to be interconnected, one connected to the controller chip and one connected to the memory chip, is arranged so that these external terminals are set close to each other.
- 40. A semiconductor device according to claim 25, wherein the first semiconductor chip is a DRAM chip and the second semiconductor chip is a flash memory.
- 41. A semiconductor device according to claim 25, wherein the signal electrode pads of the first semiconductor chip and the second semiconductor chip are connected inside the package in a one-to-one relationship to the external terminals of the package; andwherein the first external terminal of the package that outputs an output signal A from one of the first and second semiconductor chip and the second external terminal of the package that inputs the signal A and is connected to the electrode pad of the other semiconductor chip are arranged close to each other in the package.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-063285 |
Mar 2000 |
JP |
|
Parent Case Info
This application is a Continuation application of application Ser. No. 09/797,719, filed Mar. 5, 2001.
US Referenced Citations (5)
Foreign Referenced Citations (8)
Number |
Date |
Country |
11-86546 |
Jul 1989 |
JP |
5-13662 |
Jan 1993 |
JP |
6-250799 |
Sep 1994 |
JP |
8-316407 |
Nov 1996 |
JP |
9-508496 |
Aug 1997 |
JP |
11-019370 |
Jan 1999 |
JP |
11-163255 |
Jun 1999 |
JP |
11-354714 |
Dec 1999 |
JP |
Non-Patent Literature Citations (1)
Entry |
Japanese Journal “Nikkei Microdevices”, Aug. 1999, pp. 40-45. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/797719 |
Mar 2001 |
US |
Child |
09/930942 |
|
US |