Claims
- 1. A semiconductor memory module comprising:(a) a substrate of a rectangular shape having a first surface, a second surface opposite to said first surface, a pair of longer edges and a pair of shorter edges, said pair of longer edges extending in a first direction, said pair of shorter edges extending in a second direction substantially perpendicular to said first direction, said substrate having a plurality of wirings and a plurality of terminals, said plurality of terminals being arranged along one of said pair of longer edges in said first direction; (b) a first device disposed on said first surface of said substrate and having first leads, (c) a plurality of second devices disposed on said first surface of said substrate, each of said second devices having a semiconductor chip and second leads, said second leads being electrically connected to said semiconductor chip of said second device, each of said semiconductor chips of said second devices having a main surface and a rear surface opposite to said main surface, said main surface of each of said semiconductor chips including a memory circuit comprising semiconductor elements; (d) a plurality of third devices disposed on said second surface of said substrate, each of said third devices having a semiconductor chip and third leads, said third leads being electrically connected to said semiconductor chip of said third device, each of said semiconductor chips of said third devices having a main surface and a rear surface opposite to said main surface, said main surface of each of said semiconductor chips including a memory circuit comprising semiconductor elements; wherein each of said second devices is disposed on said substrate such that said rear surface of said semiconductor chip of each of second devices faces said substrate and tips of said second leads contact with said first surface of said substrate, wherein each of said third devices is disposed on said substrate such that said main surface of said semiconductor chip of each of third devices faces said substrate and the tips of said third leads contact with said second surface of said substrate, wherein first ones of said second devices are arranged between said first device and one of said pair of shorter edges and are arranged at a predetermined interval in said first direction, wherein second ones of said second devices are arranged between said first device and the other of said pair of shorter edges and are arranged at a predetermined interval in said first direction, wherein said third devices are arranged at opposed sides in areas where said first and second ones of said second devices are arranged, wherein said first and second ones of said second devices are electrically connected with the corresponding third devices arranged at said opposed sides respectively, wherein first ones of said first leads of said first device are electrically connected to said first and second ones of said second devices by first ones of said plurality of wirings, wherein second ones of said first leads of said first device are electrically connected to ones of said plurality of terminals of said substrate by second ones of said plurality of wirings, and wherein said first device inputs a predetermined signal to said second and third devices in response to a signal inputted in said ones of said plurality of terminals.
- 2. A semiconductor memory module according to claim 1, wherein each of said second and third leads of said second and third devices includes electrical common leads and an electrical independent lead.
- 3. A semiconductor memory module according to claim 1, wherein said first device is arranged at a substantially central position of said substrate with respect to said pair of shorter edges.
- 4. A semiconductor memory module according to claim 1, wherein said first device includes a logic device.
- 5. A semiconductor memory module according to claim 1, wherein each of said semiconductor chips of said second devices has the same function as that of said third devices.
- 6. A semiconductor memory module according to 1, wherein each of said second and third devices is a tape carrier package having a resin film, a semiconductor chip disposed in a device hole formed in said resin film and flexible leads formed on said resin film.
- 7. A semiconductor memory module according to claim 2, wherein said electrical common leads includes address signal leads and data signal leads, and wherein said electrical independent lead includes a chip selecting signal lead.
- 8. A semiconductor memory module according to claim 2,wherein said electrical common leads of said second leads are electrically connected to the corresponding electrical common leads of said third leads via contact holes formed in said substrate, and said electrical independent leads of said second and third leads are electrically independent each other.
- 9. A semiconductor memory module according to claim 4 further comprising a fourth device having fourth leads, disposed on said second surface of said substrate,wherein said fourth device includes a logic device, and wherein said fourth device is arranged at the opposed side in an area where said first device is arranged.
- 10. A semiconductor memory module according to claim 5, wherein each of said semiconductor chips of said second devices has a plurality of electrodes formed on said main surface thereof and said plurality of electrodes of said second devices are electrically coupled to the corresponding second leads respectively,wherein each of said semiconductor chips of said third devices has a plurality of electrodes formed on said main surface thereof and said plurality of electrodes of said third devices are electrically coupled to the corresponding third leads respectively, and wherein an arrangement of said plurality of electrodes of said second device is the same as that of said plurality of electrodes of said third device in a plan view.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-155478 |
Jun 1987 |
JP |
|
62-226307 |
Sep 1987 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 08/984,330, filed Dec. 3, 1997, now U.S. Pat. No. 5,910,685, which is a continuation of application Ser. No. 08/763,469, filed Dec. 10, 1996, now U.S. Pat. No. 5,708,298, which is continuation of application Ser. No. 08/323,709, filed Oct. 18, 1994, now U.S. Pat. No. 5,587,341, which is a continuation of U.S. Ser. No. 07/890,423, filed May 29, 1992, now abandoned, which is a divisional of U.S. Ser. No. 07/796,873, filed Nov. 25, 1991, now U.S. Pat. No. 5,138,438, which is a continuation of U.S. Ser. No. 07/607,411, filed Oct. 31, 1990, now abandoned, which is a continuation of U.S. Ser. No. 07/209,739 filed Jun. 22, 1988, now U.S. Pat. No. 4,982,265.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
54-23484 |
Feb 1979 |
JP |
56-137665 |
Oct 1981 |
JP |
59-136963 |
Aug 1984 |
JP |
59-222947 |
Dec 1984 |
JP |
Continuations (6)
|
Number |
Date |
Country |
Parent |
08/984330 |
Dec 1997 |
US |
Child |
09/292999 |
|
US |
Parent |
08/763469 |
Dec 1996 |
US |
Child |
08/984330 |
|
US |
Parent |
08/323709 |
Oct 1994 |
US |
Child |
08/763469 |
|
US |
Parent |
07/890423 |
May 1992 |
US |
Child |
08/323709 |
|
US |
Parent |
07/607411 |
Oct 1990 |
US |
Child |
07/796873 |
|
US |
Parent |
07/209739 |
Jun 1988 |
US |
Child |
07/607411 |
|
US |