Claims
- 1. A semiconductor memory module comprising:
(a) a substrate of a plate shape having a first surface and a second surface opposite to said first surface, said substrate having wirings, first and second electrode pads formed on said first and second surfaces of said substrate respectively; (b) a plurality of first devices disposed on said first surface of said substrate; and (c) a plurality of second devices disposed on said second surface of said substrate, each of said first and second devices having a semiconductor chip and leads which are electrically connected to said semiconductor chip, said semiconductor chip having a memory circuit comprising a plurality of semiconductor elements, said leads including electrically common leads and an electrically independent lead, tips of said leads of said first and second devices being contacted with said first and second electrode pads respectively; wherein first ones of said first leads of said first device are electrically connected to said first and second ones of said second devices by first ones of said plurality of wirings, wherein said electrically common leads of said first and second devices are commonly coupled to one another by first ones of said wirings, wherein said electrically independent leads of said first devices are commonly coupled to one another by second ones of said wirings, wherein said electrically independent leads of said second devices are commonly coupled to one another by third ones of said wirings, and wherein said electrically independent leads of said first devices and said electrically independent leads of said second devices are electrically independent from each other.
- 2. A semiconductor memory module according to claim 1, wherein said electrical common leads of said first and second devices include address signal leads and data signal leads, and wherein said electrical independent leads of said first and second devices includes chip selecting signal leads.
- 3. A semiconductor memory module according to claim 2, wherein said substrate has a substantially rectangular shape in a plane view, wherein said substrate has a pair of longer edges extending in a first direction and a pair of shorter edges extending in a second direction substantially perpendicular to said first direction, and wherein said substrate further has a plurality of terminals which are arranged along one of said pair of longer edges in said first direction and for interacting with an external device in signals.
- 4. A semiconductor memory module according to claim 3, wherein said plurality of terminals includes terminals which can select ones of either of said first and second devices in response to signals inputted from said external device.
- 5. A semiconductor memory module according to claim 4, further comprising a third device on said substrate, and wherein said third device includs a logic device.
- 6. A semiconductor memory module according to claim 5, wherein said signals inputted from said external device for selecting ones of either of said first and second devices are provided to said first and second devices via said third device.
- 7. A semiconductor memory module according to claim 6, wherein said third device is arranged at a substantially central position of said substrate with respect to said pair of shorter edges, and wherein said first and second devices are arranged between said third device and said pair of shorter edges respectively.
- 8. A semiconductor memory module according to claim 7, wherein each of said semiconductor chips of said first devices has the same function as that of said second devices.
- 9. A semiconductor memory module according to claim 8, wherein each of said semiconductor chips of said first and second devices has a plurality of electrodes formed on a main surface thereof and said plurality of electrodes are electrically coupled to the corresponding leads respectively, and wherein an arrangement of said plurality of electrodes of said first devices is the same as that of said plurality of electrodes of said second device in the plane view.
- 10. A semiconductor memory module according to claim 9, wherein each of said first and second devices is a tape carrier package having a resin film, a semiconductor chip disposed in a device hole formed in said resin film and flexible leads formed on said resin film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
155478/1987 |
Jun 1987 |
JP |
|
226307/1987 |
Sep 1987 |
JP |
|
RELATED APPLICATIONS
[0001] This is a continuation of application Ser. No. 09/292,999, filed Apr. 16, 1999, now U.S. Pat. No. ______ , which is a continuation of application Ser. No. 08/984,330, filed Dec. 3, 1997, now U.S. Pat. No. 5,910,685, which is a continuation of application Ser. No. 08/763,469, filed Dec. 10, 1996, now U.S. Pat. No. 5,708,298 which is continuation of application Ser. No. 08/323,709, filed Oct. 18, 1994, now U.S. Pat. No. 5,587,341, which is a continuation of Ser. No. 07/890,423, filed May 29, 1992, now abandoned, which is a divisional of Ser. No. 07/796,873, filed Nov. 25, 1991, now U.S. Pat. No. 5,138,438, which is a continuation of Ser. No. 07/607,411, filed Oct. 31, 1990, now abandoned, which is a continuation of Ser. No. 07/209,739 filed Jun. 22, 1988, now U.S. Pat. No. 4,982,265.
Divisions (1)
|
Number |
Date |
Country |
Parent |
07796873 |
Nov 1991 |
US |
Child |
07890423 |
May 1992 |
US |
Continuations (7)
|
Number |
Date |
Country |
Parent |
09292999 |
Apr 1999 |
US |
Child |
09863450 |
May 2001 |
US |
Parent |
08984330 |
Dec 1997 |
US |
Child |
09292999 |
Apr 1999 |
US |
Parent |
08763469 |
Dec 1996 |
US |
Child |
08984330 |
Dec 1997 |
US |
Parent |
08323709 |
Oct 1994 |
US |
Child |
08763469 |
Dec 1996 |
US |
Parent |
07890423 |
May 1992 |
US |
Child |
08323709 |
Oct 1994 |
US |
Parent |
07607411 |
Oct 1990 |
US |
Child |
07796873 |
Nov 1991 |
US |
Parent |
07209739 |
Jun 1988 |
US |
Child |
07607411 |
Oct 1990 |
US |