Claims
- 1. A semiconductor device comprising a plurality of semiconductor chips, each of which has bump electrodes connected to leads, and a module base plate having a wiring which has said semiconductor chips with said leads connected thereto,wherein said bump electrodes of said semiconductor chips are arranged symmetrically between a first one of the semiconductor chips and a second one of the semiconductor chips, said second semiconductor chip is turned upside down and stacked over said first semiconductor chip so that said bump electrodes may be interconnected, and said leads are interposed between said first semiconductor chip and said second semiconductor chip.
- 2. A semiconductor device according to claim 1, wherein said each semiconductor chip is not sealed with a package.
- 3. A semiconductor device according to claim 1, wherein said semiconductor chips are installed on both a front surface and a rear surface of said module base plate.
- 4. A semiconductor device according to claim 1, wherein a second one of said semiconductor chips is stacked over a first one of said semiconductor chips, and the leads for inputting/outputting the same signals/potentials are interconnected, thereby to construct a semiconductor chip set, and a plurality of such semiconductor chip sets are installed on said module base plate.
- 5. A semiconductor device according to claim 1 wherein as to the semiconductor chip which is installed on a front surface of said module base plate, a surface opposite to a surface provided with said bump electrodes confronts the mounting base plate, while as to the semiconductor chip which is installed on a rear surface of said module base plate, a surface provided with said bump electrodes confronts said module base plate.
- 6. A semiconductor device comprising at least two tape carrier packages, respective lead patterns of which are made partly different so as to permit said tape carrier packages to be installed in stacked fashion, and a mounting base plate on which said tape carrier packages are stackedly installed.
- 7. A semiconductor device according to claim 6, wherein the different parts of said lead patterns are leads of said tape carrier packages for chip select signals.
- 8. A semiconductor integrated circuit memory device comprising:(a) first and second SRAM semiconductor chips each of which is in either of substantially square and rectangular flat shapes and has first and second principal surfaces, said first principal surface being formed with major portions of an SRAM integrated circuit; (b) a number of electrode pads which are provided near a pair of opposing latera of said first principal surface of said each chip; (c) a chip select pad which is provided near either of said pair of opposing latera of said first principal surface of said each chip; (d) a number of leads each of which is made of a metal sheet and an inner end of each of which is connected with a corresponding one of said number of electrode pads of said each chip; (e) first and second leads each of which is made of a metal sheet and inner ends of which are connected with the chip select pads of said respective chips; (f) an insulator member which is interposed between said second principal surface of said first chip and said first principal surface of said second chip extending near the former substantially in parallel therewith; and (g) superposed connection portions in which parts of and near outer ends of said number of leads corresponding to said electrode pads having the same functions are respectively superposed and connected so that their extending directions may agree.
- 9. A semiconductor integrated circuit memory device according to claim 8, wherein said leads are formed like those of an SOP (small out-line package).
- 10. A semiconductor integrated circuit memory device according to claim 8, wherein said leads are formed like butt leads so as to permit their tip ends to abut on soldering surfaces substantially orthogonally.
- 11. In a method of assembling a semiconductor integrated circuit wherein memory chips are respectively assembled into a number of semiconductor chip mounting openings which are provided along a central part of a carrier tape, by connecting them through bump electrodes;a method of assembling a semiconductor integrated circuit, comprising: (a) the step of gang-bonding memory chips having either of the same patterns and substantially the same patterns, to first and second carrier tapes through bump electrodes, respectively, where each of said first and second carrier tapes has a number of leads made of metal sheets on a first principal surface and in a chip mounting opening, and said first and second carrier tapes have either of substantially the same patterns and the same patterns, except leads which are to be respectively connected with either of chip select terminals and terminals equivalent thereto; (b) the step of gang-bonding memory chips having either of the same patterns and substantially the same patterns, to corresponding openings of such first and second carrier tapes through bump electrodes, respectively; (c) the step of superposing said first and second carrier tapes so as to hold the agreeing patterns in correspondence, and pressedly fixing the superposedly extending leads in the respective openings, thereby to form multiple chip and lead complexes each of which includes the plurality of memory chips arid the number of leads; and (d) the step of separating said complex front each other.
- 12. A method of assembling a semiconductor integrated circuit as defined in claim 11, further comprising between said steps (b) and (c), the step (e) of polling element forming principal surfaces of said first and second memory chips with a molding resin so as to cover the respective principal surfaces, the leads on these principal surfaces, and said bump electrodes.
- 13. A method of assembling a semiconductor integrated circuit as defined in claim 11, further comprising between said steps (b) and (c), the step (f) performing electrical tests of the respective chips bonded to said carrier tapes.
- 14. A method of assembling a semiconductor integrated circuit as defined in claim 11, further comprising after said step (d), the step (g) of installing said complex on a base plate through said leads by a solder reflow process in accordance with a flat packaging method.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-155478 |
Jun 1987 |
JP |
|
62-226307 |
Sep 1987 |
JP |
|
RELATED APPLICATIONS
This is a continuation of application Ser. No. 10/124,281, filed Apr. 18, 2002now U.S. Pat. No. 6,521,993, which is a continuation of application Ser. No. 09/863,450, filed May 24, 2001 (now U.S. Pat. No. 6,424,030), which is a continuation of application Ser. No. 08/984,330 filed Dec. 3, 1997 (now U.S. Pat. No. 5,910,685), which is a continuation of application Ser. No. 08/763,469, filed Dec. 10, 1996 (now U.S. Pat. No. 5,708,298), which is a continuation of 08/323,709, filed Oct. 18, 1994 (now U.S. Pat. No. 5,587,341), which is a continuation of application Ser. No. 07/890,423, filed May 29, 1992 (now abandoned), which is a divisional of application Ser. No. 07/796,873, filed Nov. 25, 1991 (now U.S. Pat. No. 5,138,438), which is a continuation of application Ser. No. 07/607,411 filed Oct. 31, 1990 (now abandoned), which is a continuation of application Ser. No. 07/209,739 filed Jan. 22, 1988 (now U.S. Pat. No. 4,982,265), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (11)
Number |
Name |
Date |
Kind |
3370203 |
Kravitz |
Feb 1968 |
A |
3577037 |
Di Pietro et al. |
May 1971 |
A |
4151543 |
Hayakawa et al. |
Apr 1979 |
A |
4363076 |
McIver |
Dec 1982 |
A |
4398235 |
Lutz et al. |
Aug 1983 |
A |
4982265 |
Watanabe et al. |
Jan 1991 |
A |
5138438 |
Masayuki et al. |
Aug 1992 |
A |
5587341 |
Masayuki et al. |
Dec 1996 |
A |
5708298 |
Masayuki et al. |
Jan 1998 |
A |
5910685 |
Watanabe et al. |
Jun 1999 |
A |
6424030 |
Masayuki et al. |
Jul 2002 |
B2 |
Foreign Referenced Citations (5)
Number |
Date |
Country |
54-23484 |
Feb 1979 |
JP |
56-137665 |
Oct 1981 |
JP |
59-84557 |
May 1984 |
JP |
59-136963 |
Aug 1984 |
JP |
59-222947 |
Dec 1984 |
JP |
Continuations (8)
|
Number |
Date |
Country |
Parent |
10/124281 |
Apr 2002 |
US |
Child |
10/341397 |
|
US |
Parent |
09/863450 |
May 2001 |
US |
Child |
10/124281 |
|
US |
Parent |
08/984330 |
Dec 1997 |
US |
Child |
09/863450 |
|
US |
Parent |
08/763469 |
Dec 1996 |
US |
Child |
08/984330 |
|
US |
Parent |
08/323709 |
Oct 1994 |
US |
Child |
08/763469 |
|
US |
Parent |
07/890423 |
May 1992 |
US |
Child |
08/323709 |
|
US |
Parent |
07/607411 |
Oct 1990 |
US |
Child |
07/796873 |
|
US |
Parent |
07/209739 |
Jan 1988 |
US |
Child |
07/607411 |
|
US |