This application claims the priority benefit of Taiwan application serial no. 98130284, filed on Sep. 8, 2009. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Field of the Disclosure
The disclosure relates to a package. More particularly, the disclosure relates to a semiconductor package with high manufacturing yield.
2. Description of Related Art
Semiconductor industry is one of the most rapidly advanced hi-tech industries in recent years. With progress of electronic technologies, hi-tech electronic industries have developed user-friendly products equipped with better functions than ever.
At present, precision semiconductor chips are frequently packaged for protection during fabrication of semiconductors. According to a method of packaging a chip, first, the chip is disposed on a carrier, and the chip and the carrier are wire-bonded. Next, a molding compound encapsulating the chip and the wires is formed on the carrier, so as to form a semiconductor package.
Main functions of the semiconductor package include (1) providing the chip with a plurality of electrical paths to electrically connect the chip to external electronic devices; (2) providing the chip with a plurality of high density joints electrically connected to low density joints of the carrier and thereby to the external electronic devices; (3) dissipating heat generated by the chip to external surroundings; and (4) protecting the chip from environmental contamination.
The disclosure is directed to a semiconductor package of which a patterned metal foil can securely carry a chip.
In the disclosure, a semiconductor package including a patterned metal foil, a first patterned dielectric layer, a chip, an adhesive layer, a plurality of wires, and a molding compound is provided. The patterned metal foil has a first surface and a second surface opposite to the first surface. The first patterned dielectric layer is disposed on the second surface of the patterned metal foil. Here, the first patterned dielectric layer has a plurality of first openings exposing at least a portion of the patterned metal foil to form a plurality of second joints for downward external electrical connection. The chip is disposed on the first surface of the patterned metal foil. The adhesive layer is disposed between the chip and the patterned metal foil. The wires respectively connect the chip and the patterned metal foil. Here, a portion of the first patterned dielectric layer is disposed below intersections between the wires and the patterned metal foil, and the portion of the first patterned dielectric layer, the wires, and the patterned metal foil overlap with one another on a plane. The molding compound is disposed on the first surface and covers the chip and the wires.
In the disclosure, a semiconductor package including a patterned metal foil, a first patterned dielectric layer, a chip, an adhesive layer, a plurality of wires, and a molding compound is provided as well. The patterned metal foil has a first surface and a second surface opposite to the first surface. Besides, the patterned metal foil includes a die pad and a plurality of leads disposed at periphery of the die pad. The first patterned dielectric layer is disposed on the second surface of the patterned metal foil. Here, the first patterned dielectric layer has a plurality of first openings exposing at least a portion of the patterned metal foil to form a plurality of second joints for downward external electrical connection, and some of the first openings are located right below the die pad and expose the die pad. The chip is disposed on the first surface of the patterned metal foil and located on the die pad. The adhesive layer is disposed between the chip and the patterned metal foil. The wires connect the chip and the patterned metal foil, and at least some of the wires connect the leads. The molding compound is disposed on the first surface and covers the chip and the wires.
In the disclosure, a semiconductor package including a patterned metal foil, a patterned dielectric layer, a chip, a plurality of conductive bumps, and a molding compound is provided as well. The patterned metal foil has a first surface and a second surface opposite to the first surface. The patterned dielectric layer is disposed on the second surface of the patterned metal foil. Here, the patterned dielectric layer has a plurality of openings exposing at least a portion of the patterned metal foil to form a plurality of joints for downward external electrical connection. The chip is disposed on the first surface. The conductive bumps are disposed between the chip and the patterned metal foil. The molding compound is disposed on the first surface and covers the chip and the conductive bumps.
Based on the above, a carrying board formed by the patterned metal foil and the patterned dielectric layer can securely carry the chip according to the disclosure. Besides, the carrying board is rather thin and accordingly does not increase the entire thickness of the semiconductor package, which is conducive to minimization of the semiconductor package.
In order to make the aforementioned and other features and advantages of the disclosure more comprehensible, embodiments accompanying figures are described in detail below.
The accompanying drawings are included to provide a further understanding of the disclosure and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
As indicated in
The patterned metal foil 110 has a first surface 112 and a second surface 114 opposite thereto. In the embodiment, the patterned metal foil 110 includes a die pad 116 and a plurality of leads 118, wherein the die pad 116 is a contiguous conductive layer. The chip 120 is disposed on the die pad 116 and located on the first surface 112, and the leads 118 are disposed at periphery of the die pad 116. A material of the patterned metal foil 110 includes copper or other materials with great conductivity. Here, the patterned metal foil 110 can have at least a dummy pad (not shown) and at least a dummy trace (not shown).
The wires 130 connect the chip 120 and the patterned metal foil 110. Here, a material of the wires 130 includes gold, copper, or aluminum. In detail, according to the embodiment, some of the wires 130 can connect the leads 118 and the chip 120, and the other wires 130 can alternately connect the die pad 116 and the chip 120, such that the chip 120 is grounded. Additionally, in order to secure the chip 120 onto the patterned metal foil 110, the adhesive layer 160 can be disposed between the chip 120 and the patterned metal foil 110, and a material of the adhesive layer 160 can be an insulating material (e.g. resin).
The patterned dielectric layer 140 is disposed on the second surface 114 and has a plurality of openings 142 exposing a portion of the second surface 114 to form a plurality of second joints E2 for external electrical connection. In this embodiment, a total thickness T of the patterned dielectric layer 140 and the patterned metal foil 110 approximately ranges from 40 micrometers to 130 micrometers. According to the embodiment, the patterned dielectric layer 140 and the patterned metal foil 110 can together form a carrying board.
To prevent the second joints E2 from external contamination or oxidation, a surface treatment layer 170 can be formed on the second joints E2 according to the embodiment. A material of the surface treatment layer 170 includes nickel/gold, electroless nickel electroless palladium immersion gold, silver, tin, an alloy thereof, tin paste, or an organic soldering preservative (OSP). The molding compound 150 can be disposed on the first surface 112 and can cover the chip 120, the wires 130, the patterned metal foil 110, and the patterned dielectric layer 140.
It should be mentioned that the carrying board formed by the patterned metal foil 110 and the patterned dielectric layer 140 can securely carry the chip 120 according to the embodiment. Besides, the carrying board is rather thin and accordingly does not increase the entire thickness of the semiconductor package 100, which is conducive to minimization of the semiconductor package 100. Moreover, the patterned metal foil 110 of the embodiment is quite thin as well, and therefore the manufacturing costs can be reduced.
With reference to
As such, during operation of the chip 120, the heat generated by the chip 120 can be conducted to the die pad 116 and then transferred to the external surroundings through the openings 142A exposing the die pad 116. Besides, when some of the wires 130 are connected between the die pad 116 and the chip 120, the chip 120 can be electrically connected to the die pad 116 and then electrically connected to other electronic devices (e.g. circuit boards) through a portion of the die pad 116 exposed by the openings 142A.
With reference to
With reference to
With reference to
With reference to
With reference to
The patterned dielectric layer 190 has a plurality of openings 192 exposing a portion of the first surface 112 to form a plurality of first joints E1 for upward external electrical connection. In the embodiment, the patterned dielectric layer 190 covers a portion of the die pad 116. Besides, a material of the patterned dielectric layer 190 is solder mask (SM), liquid crystal polyester (LCP), or prepreg (PP). The wires 130 are connected from the chip 120 to the patterned metal foil 110 through the openings 192. In other embodiments, some openings (not shown) of the patterned dielectric layer 140 can be located right below the die pad 116 and expose the die pad 116.
With reference to
Additionally, according to this embodiment, the patterned dielectric layer 190 can have a plurality of openings 192, two of which can expose the same lead 118 and selectively allow two of the wires 130 to pass through said two of the openings 192 and connect the same lead 118.
With reference to
With reference to
According to the embodiment, the leads 118I include fan-in leads 118J extending from the periphery of the chip 120 to the downside of the chip 120. Specifically, the chip 120 is disposed on the leads 118J, and the wires 1301 connect the chip 120 and a wire-bonding portion A1 of the leads 118J. Here, openings 142I of the patterned dielectric layer 140I which are located below the chip 120 (i.e. the area B) expose a portion of the leads 118J which carries the chip 120. In other words, by adjusting arrangement of the leads 118J and the position of the openings 142I of the patterned dielectric layer 140I, the joints of the semiconductor package 100I for external electrical connection can be located below the chip 120 according to the embodiment, so as to increase the area where the joints can be disposed and decrease the density of the joints.
In addition, according to the embodiment, the leads 118I can further include fan-out leads 118K extending away from the chip 120. Particularly, the wires 130J connect the chip 120 and a wire-bonding portion A2 of the leads 118K, and the openings 142I of the patterned dielectric layer 140I which are located at the periphery of the chip 120 can expose the leads 118K. That is to say, by adjusting arrangement of the leads 118K and the position of the openings 142I of the patterned dielectric layer 140I, the joints of the semiconductor package 100I for external electrical connection can be located at the periphery of the chip 120 or even close to the edge of the substrate.
On the other hand, according to the embodiment, a plurality of solder balls 180 can be alternatively disposed in the openings 142I of the patterned dielectric layer 140I, respectively, and the solder balls 180 are electrically connected to the leads 118I. The solder balls 180 are, for example, dummy balls (not shown).
As indicated in
The conductive bumps 230 are disposed between the chip 220 and the patterned metal foil 210 to electrically connect the chip 220 and the patterned metal foil 210. Here, the conductive bumps 230 are, for example, copper pillars, copper stud bumps, or golden stud bumps. In the embodiment, to prevent the conductive bumps 230 from external contamination or damages and to secure the connection between the chip 220 and the patterned metal foil 210, an underfill 260 can optionally be disposed between the chip 220 and the patterned metal foil 210 to encapsulate the conductive bumps 230 and connect the chip 220 and the patterned metal foil 210. The molding compound 250 is disposed on the first surface 212 and covers the chip 220, the conductive bumps 230, the underfill 260, and the patterned metal foil 210.
The patterned dielectric layer 240 is disposed on the second surface 214 and has a plurality of openings 242 exposing a portion of the second surface 214 to form a plurality of joints E for downward external electrical connection. Some of the openings 242 in the embodiment are located at the periphery of the chip 220 and expose the extension ends 218B of the leads 218, while the other openings 242 are located below the chip 220 and expose the leads 218 located below the chip 220.
According to the embodiment, a surface treatment layer 270 can be formed on the joints E. In addition, according to the embodiment, a plurality of solder balls 280 are disposed within the openings 242 of the patterned dielectric layer 240, respectively, and the solder balls 280 are electrically connected to the patterned metal foil 210.
With reference to
Namely, all of the openings 242A of the patterned dielectric layer 240A are located at the periphery of the area B below the chip 220.
In the embodiment, the leads 218 of the semiconductor package 200A all refer to the fan-out leads, such that the joints of the semiconductor package 200A for external electrical connection are all located at the periphery of the chip 220. As indicated in
Based on the above, a carrying board formed by the patterned metal foil and the patterned dielectric layer can securely carry the chip according to the disclosure. Besides, the carrying board is rather thin and accordingly does not increase the entire thickness of the semiconductor package, which is conducive to minimization of the semiconductor package. Moreover, the patterned metal foil of the embodiment is quite thin as well, and therefore the manufacturing costs can be reduced.
Although the disclosure has been described with reference to the above embodiments, it will be apparent to one of the ordinary skill in the art that modifications to the described embodiment may be made without departing from the spirit of the disclosure. Accordingly, the scope of the disclosure will be defined by the attached claims not by the above detailed descriptions.
Number | Date | Country | Kind |
---|---|---|---|
98130284 A | Sep 2009 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5583376 | Sickler et al. | Dec 1996 | A |
5592025 | Clark et al. | Jan 1997 | A |
5874784 | Aoki et al. | Feb 1999 | A |
5994773 | Hirakawa | Nov 1999 | A |
6060775 | Ano et al. | May 2000 | A |
6080932 | Smith et al. | Jun 2000 | A |
6087717 | Ano et al. | Jul 2000 | A |
6177636 | Fjelstad | Jan 2001 | B1 |
6198165 | Yamaji et al. | Mar 2001 | B1 |
6232650 | Fujisawa et al. | May 2001 | B1 |
6232661 | Amagai et al. | May 2001 | B1 |
6242815 | Hsu et al. | Jun 2001 | B1 |
6271057 | Lee et al. | Aug 2001 | B1 |
6331451 | Fusaro et al. | Dec 2001 | B1 |
6358780 | Smith et al. | Mar 2002 | B1 |
6552430 | Perez et al. | Apr 2003 | B1 |
6580159 | Fusaro et al. | Jun 2003 | B1 |
6663946 | Seri et al. | Dec 2003 | B2 |
6774317 | Fjelstad | Aug 2004 | B2 |
6861757 | Shimoto et al. | Mar 2005 | B2 |
6977348 | Ho et al. | Dec 2005 | B2 |
7338884 | Shimoto et al. | Mar 2008 | B2 |
7405486 | Kato | Jul 2008 | B2 |
7423340 | Huang et al. | Sep 2008 | B2 |
7566969 | Shimanuki | Jul 2009 | B2 |
7595553 | Nagamatsu et al. | Sep 2009 | B2 |
7612295 | Takada et al. | Nov 2009 | B2 |
7902648 | Lee | Mar 2011 | B2 |
7948090 | Manepalli et al. | May 2011 | B2 |
20020030266 | Murata | Mar 2002 | A1 |
20020153618 | Hirano et al. | Oct 2002 | A1 |
20020171145 | Higuchi et al. | Nov 2002 | A1 |
20020173069 | Shibata | Nov 2002 | A1 |
20020182776 | Fujisawa et al. | Dec 2002 | A1 |
20020192872 | Fujisawa et al. | Dec 2002 | A1 |
20030030137 | Hashimoto | Feb 2003 | A1 |
20030034553 | Ano | Feb 2003 | A1 |
20030098502 | Sota | May 2003 | A1 |
20040080054 | Chinda et al. | Apr 2004 | A1 |
20040110319 | Fukutomi et al. | Jun 2004 | A1 |
20050186704 | Yee et al. | Aug 2005 | A1 |
20070234563 | Sakaguchi et al. | Oct 2007 | A1 |
20070272940 | Lee et al. | Nov 2007 | A1 |
20080284017 | Lee et al. | Nov 2008 | A1 |
20090115072 | Rhyner et al. | May 2009 | A1 |
20090294160 | Yoshimura et al. | Dec 2009 | A1 |
20100288541 | Appelt et al. | Nov 2010 | A1 |
20100289132 | Huang et al. | Nov 2010 | A1 |
20100314744 | Huang et al. | Dec 2010 | A1 |
20100320610 | Huang et al. | Dec 2010 | A1 |
20110074008 | Hsieh | Mar 2011 | A1 |
20110084370 | Su et al. | Apr 2011 | A1 |
20110084372 | Su et al. | Apr 2011 | A1 |
20110169150 | Su et al. | Jul 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20110057301 A1 | Mar 2011 | US |