Claims
- 1. A method of stacking a plurality of semiconductor die comprising:
providing a first semiconductor die defining a first active surface, said first active surface including at least one conductive bond pad; providing a second semiconductor die defining a second active surface, said second active surface including at least one conductive bond pad; positioning an intermediate substrate between said first active surface of said first semiconductor die and said second active surface of said second semiconductor die such that a first surface of said intermediate substrate faces said first active surface and such that a second surface of said intermediate substrate faces said second active surface; electrically coupling said first semiconductor die to said intermediate substrate by at least one topographic contact extending from said first active surface to said first surface of said intermediate substrate; securing said second semiconductor die to said second surface of said intermediate substrate such that said conductive bond pad of said second semiconductor die is aligned with a passage formed through said intermediate substrate and such that said second semiconductor die is positioned within a cavity defined in said second surface of said intermediate substrate; electrically coupling said second semiconductor die to said intermediate substrate by at least one conductive line extending from said conductive bond pad of said second semiconductor die through said passage defined in said intermediate substrate and to a conductive contact on said first surface of said intermediate substrate; positioning a printed circuit board such that a first surface of said printed circuit board faces said second surface of said intermediate substrate and such that said second semiconductor die is positioned between said printed circuit board and said intermediate substrate; and forming a plurality of topographic contacts extending from said second surface of said intermediate substrate to said first surface of said printed circuit board.
- 2. A method of forming a computer system comprising providing a programmable controller and at least one memory unit, wherein said memory unit comprises a printed circuit board assembly that is formed by:
providing a first semiconductor die defining a first active surface, said first active surface including at least one conductive bond pad; providing a second semiconductor die defining a second active surface, said second active surface including at least one conductive bond pad; positioning an intermediate substrate between said first active surface of said first semiconductor die and said second active surface of said second semiconductor die such that a first surface of said intermediate substrate faces said first active surface and such that a second surface of said intermediate substrate faces said second active surface; electrically coupling said first semiconductor die to said intermediate substrate by at least one topographic contact extending from said first active surface to said first surface of said intermediate substrate; securing said second semiconductor die to said second surface of said intermediate substrate such that said conductive bond pad of said second semiconductor die is aligned with a passage formed through said intermediate substrate and such that said second semiconductor die is positioned within a cavity defined in said second surface of said intermediate substrate; electrically coupling said second semiconductor die to said intermediate substrate by at least one conductive line extending from said conductive bond pad of said second semiconductor die through said passage defined in said intermediate substrate and to a conductive contact on said first surface of said intermediate substrate; positioning a printed circuit board such that a first surface of said printed circuit board faces said second surface of said intermediate substrate and such that said second semiconductor die is positioned between said printed circuit board and said intermediate substrate; and forming a plurality of topographic contacts extending from said second surface of said intermediate substrate to said first surface of said printed circuit board.
- 3. The method as claimed in claim 1 wherein said first semiconductor die comprises a flip chip arranged relative to said intermediate substrate such that said conductive bond pads included in said first active surface are aligned with conductive contacts on said first surface of said intermediate substrate.
- 4. The method as claimed in claim 3 further comprising forming topographic contacts extending between said conductive bond pads of said first active surface and said conductive contacts of said first surface of said intermediate substrate.
- 5. The method as claimed in claim 1 wherein said second semiconductor die comprises a stacked chip secured to said second surface of said intermediate substrate such that said conductive bond pad on said second active surface is aligned with said passage.
- 6. The method as claimed in claim 5 further comprising providing conductive lines extending from said conductive bond pads on said second active surface to conductive contacts on said first surface of said intermediate substrate.
- 7. The method as claimed in claim 1 wherein said first semiconductor die is electrically coupled to said second semiconductor die.
- 8. The method as claimed in claim 1 further comprising providing an underfill material formed between said first semiconductor die and said first surface of said intermediate substrate.
- 9. The method as claimed in claim 1 further comprising providing an encapsulant formed over said first semiconductor die and said first surface of said intermediate substrate.
- 10. The method as claimed in claim 9 further comprising providing an underfill material formed between said first semiconductor die and said first surface of said intermediate substrate.
- 11. The method as claimed in claim 1 further comprising providing an encapsulant formed over said first semiconductor die and said first surface of said intermediate substrate and between said first semiconductor die and said first surface of said intermediate substrate.
- 12. The method as claimed in claim 1 further comprising providing an encapsulant formed over said second semiconductor die.
- 13. The method as claimed in claim 1 further comprising providing a die attach adhesive positioned to secure said second semiconductor die to said second surface of said intermediate substrate.
- 14. The method as claimed in claim 1 wherein:
said topographic contact defines a space between said first active surface and said first surface of said intermediate substrate; said at least one conductive line extends through said space defined between said first active surface and said first surface of said intermediate substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
200101609-6 |
Mar 2001 |
SG |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a division of U.S. patent application Ser. No. 09,855,731, filed May 15, 2001.
[0002] The present application is also related to U.S. patent application Ser. Nos. 09/992,580, filed Nov. 16, 2001 which is a division of 09/804,421, filed Mar. 12, 2001; 09/804,051, filed Mar. 12, 2001; and 09/803,045, filed Mar. 12, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09855731 |
May 2001 |
US |
Child |
10229969 |
Aug 2002 |
US |