Claims
- 1. A method of forming a transistor gate stack, the method comprising:
forming a gate dielectric over a semiconductor substrate; exposing the gate dielectric to a source of nitrogen excited species, wherein exposing incorporates less than about 10 atomic % nitrogen at a depth of greater than about 10 Å from an upper surface of the gate dielectric; and depositing a silicon-containing gate electrode over the gate dielectric after exposing the gate dielectric to the source of nitrogen excited species.
- 2. The method of claim 1, wherein the gate dielectric comprises a material selected from the group consisting of aluminum oxide, zirconium oxide, hafnium oxide, tantalum oxide, barium strontium titanate and strontium bismuth tantalate.
- 3. The method of claim 2, wherein the gate dielectric comprises zirconium oxide.
- 4. The method of claim 1, further comprising exposing a surface of the semiconductor substrate to a source of nitrogen excited species prior to forming the gate dielectric.
- 5. The method of claim 4, wherein exposing the surface of the semiconductor substrate forms less than about 10 Å of silicon oxynitride.
- 6. The method of claim 5, wherein forming the gate dielectric comprises an atomic layer deposition.
- 7. The method of claim 1, wherein depositing the silicon-containing gate electrode comprises depositing a layer of silicon-germanium by chemical vapor deposition.
- 8. The method of claim 7, further comprising flowing germane over the gate dielectric.
- 9. A method of forming a transistor gate stack, the method comprising:
forming an oxide layer over a semiconductor substrate; exposing an upper surface of the oxide layer to products of a plasma, such that less than 10 atomic % of the products of the plasma are incorporated into the oxide layer at a depth of greater than about 10 Å from the upper surface; and depositing a silicon-containing gate electrode over the upper surface after exposing the upper surface to the products of the plasma.
- 10. The method of claim 9, wherein the oxide layer is a gate dielectric.
- 11. The method of claim 9, wherein the oxide layer comprises zirconium oxide.
- 12. The method of claim 9, further comprising exposing a surface of the semiconductor substrate to a source of nitrogen excited species prior to forming the oxide layer.
- 13. The method of claim 12, wherein exposing the surface of the semiconductor substrate forms less than about 10 Å of silicon oxynitride.
- 14. The method of claim 9, wherein forming the oxide layer comprises an atomic layer deposition.
- 15. The method of claim 9, wherein the products of the plasma comprise nitrogen excited species.
REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 09/944,734 (filed 31 Aug. 2001), which claims the benefit of U.S. Provisional Application No. 60/253,693 (filed 24 Nov. 2000) and No. 60/283,584 (filed 13 Apr. 2001).
Provisional Applications (2)
|
Number |
Date |
Country |
|
60253693 |
Nov 2000 |
US |
|
60283584 |
Apr 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09944734 |
Aug 2001 |
US |
Child |
10626217 |
Jul 2003 |
US |