The invention relates to the packaging of semiconductor devices, and in particular to fan-out wafer-level packaging.
There are a many approaches to packaging semiconductor devices in the prior art. For high pin-count applications, fan-out wafer-level packaging has become increasingly popular as traditional packaging approaches such as wire bonding and flip-chip bonding reach their limits in terms of electrical connection pitch and cost-effectiveness. Fan-out wafer-level packaging refers to the packaging of an integrated circuit at wafer level, instead of the traditional process of assembling the package of each individual die after the die has been separated from a wafer by cutting. The resulting package is very compact and has a low profile.
An example of a fan-out wafer-level packaging (“FOWLP”) technique is described in U.S. Pat. No. 8,310,051 entitled “Package-on-Package with Fan-out WLCSP”, which describes a package-on-package (“PoP”) including a package carrier, a semiconductor die assembled on the package carrier, and a rewiring laminate structure between the semiconductor die and the package carrier. A plurality of bumps is arranged on the rewiring laminate structure for electrically connecting the semiconductor die with the package carrier. An IC package is also mounted on the package carrier which at least partially overlaps the semiconductor die.
In recent years, PoP technology has been used for housing application processor system-on-chip (“AP SoC”) and mobile dynamic random access memory (“DRAM”) devices for portable electronic products such as smartphones and tablet computers. A typical structure of such a PoP device is illustrated in
The PoP package 100 comprises a bottom package 104 housing an application processor (“AP”) chip 108, and which is mounted on a printed circuit board (“PCB”) 102. The bottom package 104 has been manufactured using an FOWLP technique. As such, the AP chip 108 is mounted on redistribution layers (“RDLs”) 110 which consist of fan-out conductive layers 116 that are embedded in dielectric layers 118. The RDLs 110 at a base of the bottom package 104 are electrically connected to a top portion of the bottom package 104 by through-mold via (“TMV”) 112. The bottom package 104 has a passivation layer 120 on the bottom surface of the RDLs 110 as a protective layer to protect the bottom package 104 from the external environment. Solder balls 124 are placed onto a plurality of solder ball bond pads 122 for mounting and electrically connecting the bottom package 104 to the PCB 102 by way of the solder balls 124. The AP chip 108 and the TMV 112 are encapsulated by epoxy molding compound (“EMC”) 114.
A top package 106 which houses memory chips 130 is in turn mounted on top of the bottom package 104. The memory chips 130 are electrically connected to a coreless package substrate 132 of the top package 106 by wire bonding with wire bonds 134. The memory chips 130 and wire bonds 134 electrically connecting the memory chips 130 to the coreless package substrate 132 are molded with an epoxy molding compound 136. Solder balls 138 are formed on a bottom surface of the coreless package substrate 132 for mounting the top package 106 onto the bottom package 104. For ensuring solder joint reliability of the solder balls 138, an underfill 140 is applied around the solder balls 138 between the bottom and top packages 104, 106.
Electrical communications between the AP chip 108 and the memory chips 130 are thus routed through the RDLs 110 and the TMV 112 of the bottom package 104 to the solder balls 138 connecting the bottom and top packages 104, 106, and also the coreless package substrate 132 and wire bonds 134 of the top package.
In the above format, the top package 106 is used to house memory chips 130 such as mobile DRAM devices. The bottom package 104 is used to house AP chips 108 such as AP SoC.
However, apart from electrical performance, next-generation mobile products increasingly call for ever-thinner package profiles, greater integration flexibility and lower cost. Thus, the current state-of-the-art in PoP technology has room for further improvement to meet these needs. It would be beneficial to further modify the current PoP design by the application of three-dimensional (“3D”) integration to achieve further improvements.
It is thus an object of the invention to seek to further lower the semiconductor package profile and cost as compared to the aforementioned prior art.
According to a first aspect of the invention, there is provided an integrated fan-out wafer level package comprising: a semiconductor package comprising a first semiconductor die encapsulated by a dielectric compound; a plurality of redistribution layers formed on a first side of the semiconductor package in electrical contact with contact pads of the first semiconductor die; a plurality of solder balls located on the first side of the semiconductor package and electrically connected to the contact pads of the semiconductor die via the redistribution layers; and a second semiconductor die attached to the first side of the semiconductor package and electrically connected to the contact pads of the first semiconductor die via the redistribution layers.
According to a second aspect of the invention, there is provided a method for fabricating an integrated fan-out wafer level package, the method comprising the steps of: providing a first semiconductor die; forming a plurality of redistribution layers in electrical contact with contact pads of the first semiconductor die; encapsulating the first semiconductor die with a dielectric compound to form a semiconductor package; placing a plurality of solder balls onto the redistribution layers on a first side of the semiconductor package, the solder balls being electrically connected to the contact pads of the semiconductor die via the redistribution layers; and thereafter attaching a second semiconductor die onto the redistribution layers, the second semiconductor die being electrically connected to the contact pads of the first semiconductor die via the redistribution layers.
It would be convenient hereinafter to describe the invention in greater detail by reference to the accompanying drawings which illustrate specific preferred embodiments of the invention. The particularity of the drawings and the related description is not to be understood as superseding the generality of the broad identification of the invention as defined by the claims.
Examples of semiconductor packages in accordance with the invention will now be described with reference to the accompanying drawings, in which:
The AP chip 16 is mounted onto a plurality of redistribution layers or RDLs 18 consisting of fan-out conductive layers 20 that are embedded in dielectric layers 22. Contact pads of the AP chip 16 are in electrical contact with the conductive layers 20 of the RDLs 18. The AP chip 16 is embedded or encapsulated in a dielectric compound, which is preferably an epoxy molding compound (“EMC”) 26, to form a semiconductor package such as an application processor (“AP”) package 14. The AP package 14 has a passivation layer 24 on a bottom surface of the RDLs 18. The bottom surface of the AP package 14 also has a plurality of solder ball bond pads 28, on which are placed solder balls 30 which are arranged for electrically mounting the AP package 14 onto the PCB 12. The solder balls 30 are further electrically connected to the contact pads of the AP chip 16 via the RDLs 18.
Additionally, the memory chips 32 are attached to the bottom surface of the AP package 14 and are wire-bonded to the bottom side of the RDLs 18 using wire bonds 34, which connect electrical contacts of the memory chips 32 to wire bond pads 36 located on the RDLs 18. The wire bond pads 36 are in turn electrically connected to the contact pads of the AP chip 16 via the RDLs 18. The memory chips 32 and wire bonds 34 are further protected from the environment by a dielectric encapsulant, such as a glob-top encapsulant 38.
It should be appreciated that in this embodiment, a height of the glob-top encapsulant 38 should be less than a height (h) of the plurality of solder balls 30, to provide sufficient clearance in order to enable the FOWLP package 10 to be successfully mounted onto the PCB 12.
The communications between the AP chip 16 and the memory chips 32 are through the RDLs 18 and the wire bonds 34. Comparing the aforesaid FOWLP package 10 with the PoP package 100 according to the prior art, it would be appreciated that a number of components of the PoP package 100 are eliminated, namely the TMV 112, solder balls 138 connecting the bottom and top packages 104, 106, the underfill 140 and the coreless package substrate 132. The FOWLP package 10 in accordance with the first preferred embodiment of the invention thus leads to a package having a lower profile, better performance and lower cost.
The graphics and central processing unit processor chips are both embedded in the same molding compound in the form of an epoxy molding compound (EMC), and the circuitries of the graphics and central processing unit processor chips are fanned out through RDLs 18. The RDLs 18 may have a total thickness of 10-40 μm. The RDLs 18 enable communication between the AP chips 16, 17 and the memory chips 32. The memory chips 32 may be about 35-50 μm thick, and the wire bonds 34 are protected by a glob-top encapsulant 38 with a thickness of about 120 μm. The multiple AP package 14 is attached to a PCB 12 with solder balls 30, the solder balls having a diameter of about 200 μm.
The AP chip 16 has a passivation layer 68 and aluminum or copper pads 62 on its top surface. After testing the device wafer 60 for known good dice (or “KGD”), an under bump metallization (“UBM”) layer 64 is formed on the aluminum or copper pads 62, such as by sputtering. Subsequently, copper contact pads 66 are electroplated onto the UBM layer 64 to complete the electrical contacts. In
In
In
In
On the other hand, in the approach illustrated in
In both the approaches illustrated and
It would be appreciated that, in order to lower the package profile and cost, the need for two separate bottom and top packages 104, 106 for housing the AP chip 108, such as a flip chip AP SoC and a memory chip 130 such as a mobile DRAM, have been replaced by a single fan-out wafer-level AP package 14. As such, a coreless substrate, solder ball attachment, fluxing, flip chip assembly, cleaning, underfill dispensing and curing, TMV and the building-up of an organic package substrate are eliminated. This leads to a lower profile and lower-cost PoP device.
The invention described herein is susceptible to variations, modifications and/or additions other than those specifically described and it is to be understood that the invention includes all such variations, modifications and/or additions which fall within the spirit and scope of the above description.