Claims
- 1. A cap for attaching a chip or other device to a multi-layer electronic structure, said cap comprising:
- a plurality of pads of an electrically-conducting material attached over plated through holes of the multi-layer electronic structure, each of said pads including a flat upper surface for attaching said chip or other device to said multi-layer structure, providing an electrical connection between said chip or other device and said multi-layer structure, and sealing said plated through holes to prevent solder from entering said plated through holes, said pads being physically isolated from each other.
- 2. A cap according to claim 1, wherein the cap comprises substantially similar electrically-conducting materials included in said multi-layer electronic structure that the cap is attached to.
- 3. A cap according to claim 1, wherein the electrically-conducting material of said pads is substantially similar to an electrically-conducting material of said plated through holes.
- 4. A cap according to claim 1, wherein the electrically-conducting material of said pads is substantially similar to an electrically-conducting material of an electrically-conducting layer of said multi-layer structure.
- 5. A cap according to claim 1, wherein each of said pads comprises a plurality of layers.
- 6. A cap according to claim 1, wherein one of said pads is attached over each of said plated through holes of said multi-layer electronic structure.
- 7. A multi-layer electronic structure, comprising: at least one core including a plurality of functional planes, said at least one core including a plurality of plated through holes formed therethrough; and
- a plurality of pads of an electrically-conducting material attached to plated through holes of the core, each of said pads including a flat upper surface for attaching said chip or other device to said multi-layer structure, providing an electrical connection between said chip or other device and said multi-layer structure, and sealing said plated through holes to prevent solder from entering said plated through holes, said pads being physically isolated from each other.
- 8. A multi-layer electronic composite structure according to claim 7, further comprising:
- an electronic device including a plurality of ground, signal, and power sites, at least one of said sites being attached to one of said plurality of pads.
- 9. A multi-layer electronic composite structure according to claim 8, wherein said electronic device is attached to said one of said pads using solder balls.
- 10. A multi-layer electronic composite structure according to claim 8, wherein said electronic device is directly attached to said one of said pads.
- 11. A multi-layer electronic structure according to claim 7, wherein the electrically-conducting material of said pads is substantially similar to an electrically-conducting material of said plated through holes.
- 12. A multi-layer electronic structure according to claim 7, wherein the electrically-conducting material of said pads is substantially similar to an electrically-conducting material of an electrically-conducting layer of said multi-layer structure.
- 13. A multi-layer electronic structure according to claim 7, wherein each of said pads comprises a plurality of layers.
- 14. A multi-layer structure according to claim 7, wherein one of said pads is attached over each of said plated through holes of said at least one core.
Parent Case Info
This application is a Continuation of U.S. patent application Ser. No. 08/352,144, filed Dec. 1, 1994 now abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (9)
Number |
Date |
Country |
63-244631 |
Oct 1988 |
JPX |
1-21994 |
Jan 1989 |
JPX |
1-77991 |
Mar 1989 |
JPX |
1-102989 |
Apr 1989 |
JPX |
1-120891 |
May 1989 |
JPX |
2-283091 |
Nov 1990 |
JPX |
3-225890 |
Oct 1991 |
JPX |
3-262186 |
Nov 1991 |
JPX |
1428534 |
Oct 1988 |
SUX |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 34, No. 12, 1 May 1992, pp. 85-86 XP000308436 "Via Rich Thin Film Wiring Scheme for Electronic Packaging". |
IBM Technical Disclosure Bulletin, vol. 34, No. 7A, Dec. 1991, New York, U.S., pp. 416-418, XP002016877 Anonymous: "Solder Filled Vias in Pad for Surface Solder Applications.". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
352144 |
Dec 1994 |
|