Claims
- 1. A circuit structure comprising:
a support surface having at least one contact pad disposed thereon; a dielectric layer disposed over said support surface, said dielectric layer having at least one via opening therein exposing said at least one contact pad; at least one non-conductive compliant bump disposed over said dielectric layer; and at least one metal layer comprising metal over a surface of said at least one non-conductive compliant bump, said at least one metal layer electrically coupling said metal over said surface of said at least one non-conductive compliant bump with said at least one contact pad of said support surface.
- 2. The circuit structure of claim 1, wherein said support surface comprises an upper surface of an integrated circuit chip or wafer.
- 3. The circuit structure of claim 1, wherein said dielectric layer comprises a low modulus material which has a high ultimate elongation property.
- 4. The circuit structure of claim 1, wherein said at least one non-conductive compliant bump comprises a low modulus material (LMHE dielectric) which has a high ultimate elongation property.
- 5. The circuit structure of claim 4, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 6. The circuit structure of claim 4, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 7. The circuit structure of claim 4, wherein said LMHE dielectric comprises a photo patternable dielectric layer.
- 8. The circuit structure of claim 7, wherein each said non-conductive compliant bump is at least 25 microns thick.
- 9. The circuit structure of claim 1, wherein said at least one contact pad comprises multiple contact pads disposed over said support surface, said at least one non-conductive compliant bump comprises multiple non-conductive compliant bumps, and said at least one metal layer electrically interconnects each non-conductive compliant bump of said multiple non-conductive complaint bumps with a respective contact pad of said multiple contact pads.
- 10. The circuit structure of claim 1, further comprising a solder mask disposed over said dielectric layer and a portion of said at least one metal layer, said solder mask covering a lower portion of at least one side of each of said at least one non-conductive compliant bump.
- 11. The circuit structure of claim 10, further comprising a nickel gold solderable finish over said metal over said surface of said at least one non-conductive compliant bump.
- 12. The circuit structure of claim 10, wherein said solder mask comprises a low modulus material which has a high ultimate elongation property.
- 13. The circuit structure of claim 1, wherein said at least one metal layer comprises a metal conductor on at least one side and an upper surface of each non-conductive compliant bump to a respective contact pad of said at least one contact pad.
- 14. The circuit structure of claim 1, further comprising multiple integrated circuit chips in a panel with filler material surrounding at least one side surface of each integrated circuit chip, wherein said support surface comprises an upper surface of said multiple integrated circuit chips and said filler material.
- 15. The circuit structure of claim 1, wherein said support surface comprises a surface within one of a chip scale package or a multichip module.
- 16. The circuit structure of claim 1, wherein said support surface comprises a surface of one of a chip scale package (CSP) or a multichip module (MCM), and wherein said at least one non-conductive compliant bump with said at least one metal layer disposed partially thereover is configured to electrically couple said CSP or MCM to a printed circuit board.
- 17. The circuit structure of claim 16, wherein said at least one non-conductive compliant bump comprises a low modulus material which has a high ultimate elongation property.
- 18. A structure for absorbing stress between a first electrical structure and a second electrical structure, said structure comprising:
at least one non-conductive compliant bump disposed on at least one of said first electrical structure and second electrical structure; and at least one metal layer comprising metal over a surface of said at least one non-conductive compliant bump, wherein said at least one non-conductive compliant bump and said at least one metal layer are configured to interconnect said first electrical structure and said second electrical structure, and wherein said at least one non-conductive compliant bump comprises a compliant material which functions to absorb stress between said first and second electrical structures resulting from said first and second electrical structures having different coefficients of thermal expansion.
- 19. The structure of claim 18, wherein said compliant material comprises a low modulus material which has a high ultimate elongation property.
- 20. The structure of claim 18, wherein said compliant material comprises a low modulus high elongation (LMHE) dielectric which has a Young's modulus of less than 50,000 psi.
- 21. The structure of claim 18, wherein said compliant material comprises a low modulus high elongation (LMHE) dielectric which has an ultimate elongation property of at least twenty percent.
- 22. The structure of claim 18, wherein said first electrical structure and said second electrical structure each comprise one of a printed circuit board, a single chip module or a multichip module.
- 23. A circuit structure comprising:
a support surface having at least one contact pad disposed thereon; a dielectric layer disposed over said support layer, said dielectric layer having at least one via opening therein exposing said at least one contact pad; a metal layer disposed over said dielectric layer and extending into said at least one via opening to electrically contact said at least one contact pad; and at least one mushroom-shaped conductive bump disposed above said dielectric layer and electrically coupling to said metal layer, wherein each mushroom-shaped conductive bump has a stem portion and a top portion, said stem portion electrically coupling said top portion to said metal layer.
- 24. The circuit structure of claim 23, wherein a maximum diameter of said stem portion is less than a maximum diameter of said top portion of each said at least one mushroom-shaped conductive bump.
- 25. The circuit structure of claim 23, further comprising a flexible mask surrounding said at least one mushroom-shaped conductive bump.
- 26. The circuit structure of claim 25, wherein said flexible mask completely surrounds each stem portion of said at least one mushroom-shaped conductive bump.
- 27. The circuit structure of claim 26, wherein said flexible mask partially surrounds each top portion of said at least one mushroom-shaped conductive bump.
- 28. The circuit structure of claim 27, further comprising a nickel gold solderable finish disposed over an exposed portion of said top portion of said at least one mushroom-shaped conductive bump.
- 29. The circuit structure of claim 28, wherein said at least one mushroom-shaped conductive bump comprises a copper bump.
- 30. The circuit structure of claim 25, wherein said flexible mask comprises a low modulus material which has a high ultimate elongation property.
- 31. The circuit structure of claim 23, wherein said dielectric layer comprises a low modulus material (LMHE dielectric) which has a high ultimate elongation property.
- 32. The circuit structure of claim 31, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 33. The circuit structure of claim 31, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 34. The circuit structure of claim 31, wherein said LMHE dielectric comprises a photo patternable dielectric layer.
- 35. The circuit structure of claim 34, wherein said photo patternable dielectric layer is at least 25 microns thick.
- 36. The circuit structure of claim 23, wherein said stem portion of said at least one mushroom-shaped conductive bump electrically connects directly to said metal layer.
- 37. The circuit structure of claim 23, wherein said at least one contact pad comprises multiple contact pads, said at least one via opening comprises multiple via openings, and said at least one mushroom-shaped conductive bump comprises multiple mushroom-shaped conductive bumps, wherein each mushroom-shaped conductive bump is electrically coupled to an associated contact pad of said multiple contact pads through one via opening of said multiple via openings.
- 38. The circuit structure of claim 23, wherein said support surface comprises an upper surface of an integrated circuit chip or an upper surface of a panel comprising multiple integrated circuit chips with filler material surrounding said multiple integrated circuit chips.
- 39. The circuit structure of claim 23, wherein said support surface comprises one surface within one of a chip scale package (CSP) or a multichip module (MCM), and wherein said at least one mushroom-shaped conductive bump is configured to electrically couple said chip scale package or multichip module to a printed circuit board, wherein said configuration of said mushroom-shaped conductive bump facilitates absorbing stress between said CSP or MCM and said printed circuit board due to different coefficients of thermal expansion.
- 40. The circuit structure of claim 23, wherein said stem portion of said at least one mushroom-shaped conductive bump has a larger diameter near said top portion than near a base of said mushroom-shaped conductive bump.
- 41. A structure for absorbing stress between a first electrical structure and a second electrical structure, said structure comprising:
at least one mushroom-shaped conductive bump disposed on at least one of said first electrical structure and said second electrical structure; and wherein said at least one mushroom-shaped conductive bump is configured as electrical interconnect between said first electrical structure and said second electrical structure and functions to accommodate stress between said first and second electrical structures resulting from said first and second electrical structures having different coefficients of thermal expansion.
- 42. The structure of claim 41, further comprising a dielectric layer disposed on said at least one first electrical structure or second electrical structure having said at least one mushroom-shaped conductive bump, wherein said dielectric layer comprises a low modulus material which has a high ultimate elongation property (LMHE dielectric).
- 43. The structure of claim 42, wherein said dielectric layer comprises a flexible mask surrounding each said at least one mushroom-shaped conductive bump.
- 44. The structure of claim 42, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 45. The structure of claim 42, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 46. The structure of claim 42, wherein said flexible mask completely surrounds a stem portion of each said at least one mushroom-shaped conductive bump.
- 47. A circuit structure comprising:
an integrated circuit module having an upper surface with a via opening therein to an underlying metal layer; an interconnection bump offset from said via opening to facilitate electrical coupling of said integrated circuit module to a-circuit structure; and a metal layer disposed over said upper surface of said integrated circuit module extending into said via opening to electrically contact said underlying metallization and extending between said via opening to said interconnection bump to electrically connect said interconnection bump to said underlying metallization of said integrated circuit module.
- 48. The circuit structure of claim 47, wherein said interconnection bump comprises a non-conductive compliant bump, and wherein said metal layer is disposed over a surface of said non-conductive compliant bump.
- 49. The circuit structure of claim 48, wherein said metal layer comprises a metal line extending from metal within said via opening to said interconnection bump.
- 50. The circuit structure of claim 49, wherein said via opening is disposed closer to a center of said integrated circuit module than is said interconnection bump.
- 51. The circuit structure of claim 47, wherein said interconnection bump comprises a low modulus material which has a high ultimate elongation property (LMHE dielectric).
- 52. The circuit structure of claim 51, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 53. The circuit structure of claim 51, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 54. A method of fabricating a circuit structure, said method comprising:
providing a support surface having at least one contact pad disposed thereon; disposing a dielectric layer over said support surface, and forming at least one via opening in said dielectric layer to expose said at least one contact pad; providing at least one non-conductive compliant bump over said dielectric layer; and forming at least one metal layer which includes metal over a surface of said at least one non-conductive compliant bump, and which facilitates electrical coupling of said metal over said surface of said at least one non-conductive compliant bump with said at least one contact pad of said support surface.
- 55. The method of claim 54, wherein said support surface comprises an upper surface of an integrated circuit chip.
- 56. The method of claim 54, wherein said dielectric layer comprises a low modulus material which has a high ultimate elongation property.
- 57. The method of claim 54, wherein said at least one non-conductive compliant bump comprises a low modulus material (LMHE dielectric) which has a high ultimate elongation property.
- 58. The method of claim 57, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 59. The method of claim 57, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 60. The method of claim 57, wherein said LMHE dielectric comprises a photo patternable dielectric layer.
- 61. The method of claim 60, wherein each said non-conductive compliant bump is at least 25 microns thick.
- 62. The method of claim 54, wherein said at least one contact pad comprises multiple contact pads disposed over said support surface, said at least one non-conductive compliant bump comprises multiple non-conductive compliant bumps, and said at least one metal layer electrically interconnects each non-conductive compliant bump of said multiple non-conductive compliant bumps with a respective contact pad of said multiple contact pads.
- 63. The method of claim 54, further comprising disposing a solder mask over said dielectric layer and a portion of said at least one metal layer, said solder mask covering a lower portion of at least one side of each of said at least one non-conductive compliant bump.
- 64. The method of claim 63, further comprising applying a nickel gold solderable finish over said metal over said surface of said at least one non-conductive compliant bump.
- 65. The method of claim 63, wherein said solder mask-comprises a low modulus material which has a high ultimate elongation property.
- 66. The method of claim 63, wherein said disposing of said solder mask comprises applying said solder mask as a self-patterning mask over said dielectric layer and surrounding said at least one non-conductive compliant bump.
- 67. The method of claim 54, wherein said at least one metal layer comprises a metal conductor on at least one side and an upper surface of each non-conductive compliant bump electrically coupled to a respective contact pad of said at least one contact pad.
- 68. The method of claim 54, wherein said providing of said support surface comprises providing multiple integrated circuit chips in a panel with filler material surrounding at least one side surface of each integrated circuit chip, wherein said support surface comprises an upper surface of said multiple integrated circuit chips and said filler material.
- 69. The method of claim 54, wherein said support surface comprises a surface of one of a chip scale package (CSP) or a multichip module (MCM), and wherein said at least one non-conductive compliant bump with said at least one metal layer disposed partially thereover is configured to electrically couple said CSP or MCM to a printed circuit board.
- 70. The method of claim 69, wherein said at least one non-conductive compliant bump comprises a low modulus material which has a high ultimate elongation property.
- 71. A method of fabricating a circuit structure, said method comprising:
providing a support surface having at least one contact pad formed thereon; disposing a dielectric layer above said support surface, and forming at least one via opening in said dielectric layer to expose said at least one contact pad; disposing a metal layer over said dielectric layer and extending into said at least one via opening to electrically contact said at least one contact pad; and providing at least one mushroom-shaped conductive bump above said dielectric layer and electrically coupling to said metal layer, wherein each mushroom-shaped conductive bump has a stem portion and a top portion, said stem portion electrically coupling said top portion to said metal layer.
- 72. The method of claim 71, wherein a maximum diameter of said stem portion is less than a maximum diameter of said top portion of said at least one mushroom-shaped conductive bump.
- 73. The method of claim 71, further comprising applying a flexible mask surrounding said at least one mushroom-shaped conductive bump.
- 74. The method of claim 73, wherein said flexible mask completely surrounds each said stem portion of said at least one mushroom-shaped conductive bump.
- 75. The method of claim 74, wherein said flexible mask partially surrounds each said top portion of said at least one mushroom-shaped conductive bump.
- 76. The method of claim 75, further comprising applying a nickel gold solderable finish over an exposed portion of said top portion of said at least one mushroom-shaped conductive bump.
- 77. The method of claim 76, wherein said at least one mushroom-shaped conductive bump comprises a copper bump.
- 78. The method of claim 73, wherein said flexible mask comprises a low modulus material which has a high ultimate elongation property.
- 79. The method of claim 73, wherein said applying said flexible mask comprises applying said flexible mask as a self-patterning mask around said at least one mushroom-shaped conductive bump.
- 80. The method of claim 71, wherein said dielectric layer comprises a low modulus material (LMHE dielectric) which has a high ultimate elongation property.
- 81. The method of claim 80, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 82. The method of claim 80, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 83. The method of claim 80, wherein said LMHE dielectric comprises a photo patternable dielectric layer.
- 84. The method of claim 83, wherein said photo patternable dielectric layer is at least 25 microns thick.
- 85. The method of claim 71, wherein said stem portion of said at least one mushroom-shaped conductive bump electrically connects directly to said metal layer.
- 86. The method of claim 71, wherein said at least one contact pad comprises multiple contact pads, said at least one via opening comprises multiple via openings, and said at least one mushroom-shaped conductive bump comprises multiple mushroom-shaped conductive bumps, wherein each mushroom-shaped conductive bump is electrically coupled to an associated contact pad of said multiple contact pads through one via opening of said multiple via openings.
- 87. The method of claim 71, wherein said providing said support surface comprises providing an upper surface of one of an integrated circuit chip or an upper surface of a panel comprising multiple integrated circuit chips with filler material surrounding said multiple integrated circuit chips.
- 88. The method of claim 71, wherein said support surface comprises one surface within one of a chip scale package (CSP) or a multichip module (MCM), and wherein said at least one mushroom-shaped conductive bump is configured to electrically couple said CSP or MCM to a printed circuit board, wherein said configuration of said mushroom-shaped conductive bump facilitates absorbing stress between said CSP or MCM and said printed circuit board due to different coefficients of thermal expansion.
- 89. The method of claim 71, wherein said stem portion of said at least one mushroom-shaped conductive bump has a larger diameter near said top portion than near a base of said mushroom-shaped conductive bump.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application contains subject matter which is related to the subject matter of the following applications, each of which is assigned to the same assignee as this application and each of which is hereby incorporated herein by reference in its entirety:
[0002] “Electroless Metal Connection Structures and Methods,” Eichelberger et al., (Docket no. 1109.002), Ser. No. ______, co-filed herewith;
[0003] “Structure and Method for Temporarily Holding Integrated Circuit Chips in Accurate Alignment,” (Docket no. 1109.003), Ser. No. ______, co-filed herewith; and
[0004] “Integrated Circuit Structures and Methods Employing a Low Modulus High Elongation Photodielectric,” (Docket no. 1109.005), Ser. No. ______, co-filed herewith.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09501177 |
Feb 2000 |
US |
Child |
10413033 |
Apr 2003 |
US |