1. Field of the Invention
The invention pertains to the field of high-density electronic packaging. More particularly, the invention pertains to electrical contacts for high-density connectors, interposers and chip-level packaging.
2. Description of Related Art
High-density electronic package can be designed in two ways separately or in combination. One of the ways is to make the size of or the area occupied by the package not much larger than that of the chip or die in the package. This approach allows the highest package density in 2-D therefore the device density in a given system space. Chip-scale package is an example of such an approach.
The other way or approach is to pack as many dies or devices as possible in a package. A way to do this is to stack the chips or dies in a package while maintaining the area occupied by the package about the same.
Chip-scale package with stacked chips or dies is an example of high-density package that combines the above two approaches at the same time.
To meet the desire of achieving high device or package density further one can stack the packages together while keeping the area occupied about the same.
The sub-packages with stacked dies and stacked sub-packages can also be packed together in a package either arranged in 2-D or 3-D in a system-in or on-package approach to achieve even more packing density.
In current practice the die or chip is attached in the above by either wire bonding or flip-chip solder joint. Thus the design of the above packages will differ depending on the method of die-attach.
Currently the micro-BGA (Ball Grid Array) external connection of a chip-scale package has a limited number of I/O (about 200 or less) as the result of lack of thermal-mechanical reliability. The wire bonding commonly used for die attaches whether for a single die or stacked dies in a chip-scale package suffers from being an inductive electrical connection with limited electrical conductance.
Whether one uses wire bonding or flip-chip solder joint for die-attach they are not reworkable. The BGA or micro-BGA solder joint commonly used for package stacking is not reworkable. Thus costly known-good-die and known-good-package are necessary in the above approaches to achieve acceptable yield especially in a system-in-package approach.
In prior art high-density packages there is not any convenient way to cool a die in a stacked structure or to attach a heat spreader to a die in the same. Thus chips such a microprocessor that requires high heat dissipation capacities cannot be packaged easily in a stacked package whether for die or package stacking.
There is therefore a desire to use demountable connections in die-attach and in package stacking to enhance yield and reduce cost in high-density packages. The demountable connections such as UEC offer also high performance in terms of frequency and current, high service temperatures, as well as larger I/O arrays at finer contact pitches.
There is a desire to solder electrical contact such as UEC at both ends or wire-bond (thermal-sonic-compression-bond) at one end and solder at the other end to achieve a small stack height of a package. Such connections allow test first followed by assembly for high yield.
There is also a desire to be able to provide high capacity heat spreader attached to dies in a stacked structure of high-density packages.
The contact pads (13) on the front face of the package are typically connected to the contact pads on the main board by micro-ball-grid-array or micro-BGA solder joints (18).
The prior art shown in
The use of the prior art in
The stacking of the sub-packages is achieved by connecting electrically the contact pads (27) on the lower face of the upper sub-package (29) to the contact pads (28) on the upper face of the lower sub-package (30) by ball-grid-array or BGA solder joint or micro-BGA solder joint. To avoid height interference the chip (22) may sit in a cavity in the substrate (32) of the lower sub-package (30).
The external contact pads (13) of the package are connected to the same on the main board by BGA or micro-BGA solder joint (18), as in
Flip-chip solder joint without under-fill protection from thermal expansion coefficient mismatch damages suffers also from low I/O numbers. A ceramic substrate of the package may be used for low thermal expansion coefficient mismatch, but this approach is costly.
Currently flip-chip solder joint has not been used commercially for chip stacking in a high-density package. In a system-in-package design a mixture of die attach by wire bonding and by flip-chip solder joint are often seen.
The UEC (61) has a multiple conductive wire braided cylindrical structure as shown in
All the above electrical contacts have approximately the same performance, although manufacture of the UEC and F-Spring may be simpler at the small size required for chip attach.
The performance advantages of the UEC include:
The possible sizes of these electrical contacts, and the elastic compliance achievable, are the key reasons that these demountable electrical contacts are able to replace BGA, micro-BGA, and flip-chip solder joints and more in high-density packages. The option that the ends of the electrical contacts can be soldered or wire-bonded offers additional convenience in the design of a high-density package.
a through 7d show a preferred method of manufacturing and design of an interposer using the UEC. An interposer is designed to retain and align an array of demountable electrical contacts for mating with corresponding contact pads on the face of the two components to be connected electrically. It will be understood by one skilled in the art that a similar method might be used with T-spring or F-spring interposers.
Typically the carrier is made of polymer or polymer composite. The electrical contacts are inserted into an array of holes in a required pattern in the carrier. The retention of the electrical contacts is achieved with adhesives or mechanical means or both. Appropriate alignment holes are also drilled in the carrier to align the electrical contact to corresponding contact pads.
The present invention is a high-density electrical package utilizing an array of high performance demountable electrical contacts such as UEC, T-Spring, F-Spring and their equivalent contained in a carrier in the form of an interposer between one or more components and a substrate. The carrier is made of a thermally conductive metal or contains thermally conductive metal to provide heat-spreading or dissipation functions in addition to the function of the retention and alignment of the electrical contacts.
The above interposer is used for chip attach for a single chip or a stack of chips in the package. The interposer provides electrical connections through individual electrical contact to another chip or to the substrate of the package. It provides also the heat spreading or dissipation function to the chips connected thermally to a particular interposer. The interposer can further be connected thermally to an external heat spreader when necessary.
For chip attaching in the present invention the chip with the active side facing down in a flip-chip configuration has an array of contact pads on the same face to mate with the corresponding electrical contacts in the interposer. The other end of the electrical contact will mate with contact pads on the substrate of the package in a single chip package or for the lowest chip in a stack of chips. The other end of the electrical contact will mate with the contact pads on the backside of a lower chip in a stack of chips.
An appropriate clamping mechanism consisting of a clamping plate, clamping pins and corresponding receptacles located on the substrate of the package is used to clamp a single chip or a stack of chips against the substrate of the package to provide alignment and the contact force required for demountable electrical contact thus completing the assembly of the package.
For chip stacking in the above embodiments a chip must contain through-thickness via that connect electrically the contact pads on the two faces of the chip. The making of such via is a well-practiced prior art.
Finally an interposer containing demountable electrical contacts in an appropriate array design maybe used to electrically connect the package to the main board. In general such connections avoid failure caused by thermal expansion coefficient mismatch between the package and the main board.
For convenience one end of the electrical contact maybe solder connected or wire-bonded to a part while the other end of the electrical contact provides the demountable function.
To avoid making chips containing through-thickness via, chip attach can still be made by using conventional methods such as wire bonding and flip-chip solder joint. High-density package can made according to the present invention by stacking the sub-packages together with the interposer containing demountable electrical contact. In these embodiments the chips can be conveniently connected thermally to the interposer for heat spreading.
To reduce the height of package stack the electrical contact can be soldered or wire bonded to the component to be attached first. The electrical contact thus connected is used for testing followed by solder connect at the other end.
Of course in a system-in-package design one may use a mixture of chip attaching methods as long as one can achieve high yield, high performance and low cost.
a to 7d show a method of making a UEC interposer with a carrier based on thermally conductive metals.
a-12d show a method of making a version of the package of
The invention comprises a high-density electrical package using interposers with thermally-conductive carriers between one or more components and a substrate.
In the present invention for the purpose of better alignment and heat spreading or dissipation, the carrier is preferably made of sheets of conductive metals such as copper and copper alloys with etched holes. Photo etching is preferred to produce hole dimensions and locations with better precision. The conductive metal sheet provides heat spreading or dissipation when a chip is thermally connected to the carrier. The sheet can also provide thermal connections to an external heat spreader.
A method of making a UEC interposer based on the above design is shown in
The carrier (78) is made of two coated conductive metal sheets (71) and (72) with appropriately etched holes (77). Each conductive metal sheet (71) and (72) is coated with insulator and adhesive (76) as shown in
In the first step of manufacturing, shown in
The dimensions or the diameter of the holes (77) are larger than the diameter of UECs (61) to facilitate easy insertion, which may not favor alignment. The carrier (78) is designed to allow the shifting the upper sheet (71) and the lower sheet (72) relative to each other after UEC (61) insertion to produce an opening with a tighter fit with the UEC (61), as shown in
As shown in
The upper stack (73), lower stack (74) and plate (75) may then be removed, leaving the carrier (78) with the UECs (61), as shown in
The manufacturing of UEC interposer with the above carrier is done in the same way as that in
It should be noted here that the following descriptions will use the term “chips” or “dies” or “sub-packages” to describe that which is packaged. It will be understood that in fact, these terms are taken to mean the components to be packaged in the package of the invention—that is, any assembly of active and/or passive electronic components and associated circuitry and carriers, rather than intending to limit the invention to application to just integrated circuit chips as such.
The embodiment of
Contact pads (99) provide connections to the dies (96) and the substrate (90). The dies (96) may contain through-thickness vias connecting the contact pads (99) on both faces of the dies (96), allowing easy electrical connection from an upper chip, etc., through the die (96), without the need for external connection wires.
Between the two dies (96) and between the lower die (96) and substrate (90) are thermally conductive interposers (98) with contacts (100). The interposers (98) are constructed as described in detail above, and the contacts (100) are preferably UECs, T-springs or F-springs, although other designs are possible.
A clamping plate (94) has clamping pins (95) which slip into, and are locked by, clamping receptacles (92). The clamping pins (95) may, of course, also be located on the substrate (90), locking into receptacles (92) on the clamping plate (94), if desired.
Thus, by assembling the dies (96) and interposers (98) in place, and pressing the clamping plate (94) down over the assembly, the pins (95) lock into the receptacles (92), applying pressure to ensure good contact between the contact pads (99) and the connectors (100). An appropriately designed guide template may be required (not shown) to align contact pads with corresponding electrical contacts in the stack.
In the present invention, the external contact pads (91) of the package are preferably electrically connected to contact pads on a main board (not shown) by an interposer containing demountable electrical contacts to allow a larger I/O array without suffering the damage of thermal expansion coefficient mismatch.
The thermally conductive carrier provides convenient heat spreading or dissipation for the chips in the stack. The capacity of such heat spreading can be adequate for the needs of a high powered microprocessor that has not be possible in prior art package with stacked chips. It will be understood that this same embodiment may be used with different numbers of chips or sub-packages than the two shown for example in the figure, within the teachings of the invention.
To solder connect UECs without the interposer; the upper and lower stack (73,74) can be combined to form a guide template to align the UEC for soldering. In this application the height of guide template will be smaller than the height of UEC.
When a template is used for aligning UEC before soldering after one end is soldered the UEC is sufficiently aligned in that state. One may remove the template. Two choices are available. a) The other end can be soldered without a carrier if there is not a need for heat dissipation. b) One may insert a carrier for heat dissipation before soldering the other end. If one end of UEC is wire-bonded the UEC will be sufficiently aligned. Two choices are available again. a) Solder the other end without a carrier. b) Insert a carrier before soldering the other end. When UEC is in a carrier of the interposer it can be soldered one end first or both ends at the same time.
This embodiment is shown with two chips or dies (104) and (107), each mounted on a sub-package (108) and (103), respectively. The chips are connected to the sub-packages through wire bonds (106). As before, contact pads (99) provide connections to the sub-packages (103) and (108) and the substrate (90). The lower sub-package (108) is shown with through-thickness vias connecting the contact pads (99) on both faces, allowing easy electrical connection from the upper sub-package (103), through the lower sub-package (108) to the substrate (90), without the need for external connection wires.
Between the two sub-packages (103) and (108) between the lower sub-package (108) and substrate (90) are thermally conductive interposers (102) and (109), respectively, with contacts (100). The interposers are constructed as described in detail above, and the contacts (100) are preferably UECs, T-springs or F-springs, although other designs are possible. The chips (104) and (107) are connected thermally, for example by thermally conductive adhesive or grease (105), to the thermally conductive carrier of the interposers (108) and (103) for heat spreading or dissipation.
A clamping plate (94) has clamping pins (95) which slip into, and are locked by, clamping receptacles (92). In this embodiment, a recess (101) is formed in the clamping plate (94) to provide room for the bonding wires (106) of the upper chip (107).
The way the carrier of the interposer to provide heat spreading or dissipation is unique and effective and has not been done in prior art. It will be understood that this same embodiment may be used with different numbers of chips or sub-packages than the two shown for example in the figure, within the teachings of the invention.
Again, two chips (110) and (114) are shown in this figure, although it will be understood that this same embodiment may be used with different numbers of chips or sub-packages than the two shown for example in the figure, within the teachings of the invention. The chips (110) and (114) are connected to the substrate of the sub-package (113) or the substrate (90), respectively, by flip-chip solder joints (112).
The sub-package (113) is connected to the substrate (90) of the package by an interposer (115) with contacts (100) as in
A stacked package for cell phones needs to be extremely thin, which might make the clamping plate and interposer as described above impractical for that application. We can however achieve the benefits of the invention with a modified version of the embodiment of
This embodiment, as well as a method of making the embodiment, is shown in
For the sake of explanation, the second chip (104), with its associated carrier (108) and interposer (109) which were in
a) Assemble the upper package (103) and its interposer (102). Solder or wire-bond (121) one end of the UECs (100) on the interposer (102) to the contact pads (99) on the lower surface of the upper package.
b) Put solder bumps or paste (123) on the contact pads (122) on the upper surface of the substrate (90).
c) Contact the free end of the UECs (100) with the contact pad (122) of the test circuit board (126). Use a suitable fixture (125) to apply a load (124) to the upper package (103). Test the packages electrically using a suitable test circuit (126).
d) If the package has tested good, replace the upper package (103) onto the substrate (90) and reflow the solder bumps or paste (123) on the substrate (90) to make solder joints between the package and the substrate.
This way testing may be done first, and solder joints next, to achieve a thin structure. Alternatively, instead of soldering in step one (
The soldering in the method can be done two ways. In one way the contact is completely embedded in the solder joint. In the other way only the ends are soldered. The mid section remains therefore flexible to take up thermal expansion coefficient mismatch. The later approach is preferred but is slightly more costly.
Also, as an alternative on the connector, the electrical contacts can be made of copper alloys directly instead of copper plated stainless steel which is for higher performance but more costly. Gold flush may be applied to the tip of the contacts to facilitate electrical contact and soldering. Gold flush is made by replacement reaction so that it is cheap. But gold flush cannot withstand repeated touchdowns because it is only a thin layer.
Accordingly, it is to be understood that the embodiments of the invention herein described are merely illustrative of the application of the principles of the invention. Reference herein to details of the illustrated embodiments is not intended to limit the scope of the claims, which themselves recite those features regarded as essential to the invention.
Number | Name | Date | Kind |
---|---|---|---|
2153177 | Ecker | Apr 1939 | A |
3317885 | Yost | May 1967 | A |
3513434 | Zielke | May 1970 | A |
3795884 | Kotaka | Mar 1974 | A |
4029375 | Gabrielian | Jun 1977 | A |
4810213 | Chabot | Mar 1989 | A |
4838815 | Tajima et al. | Jun 1989 | A |
4922376 | Pommer et al. | May 1990 | A |
5030109 | Dery | Jul 1991 | A |
5061191 | Casciotti et al. | Oct 1991 | A |
5101553 | Carey | Apr 1992 | A |
5127837 | Shah et al. | Jul 1992 | A |
5215472 | DelPrete et al. | Jun 1993 | A |
5228861 | Grabbe | Jul 1993 | A |
5232372 | Bradley et al. | Aug 1993 | A |
5308252 | Mroczkowski et al. | May 1994 | A |
5427535 | Sinclair | Jun 1995 | A |
5473510 | Dozier, II | Dec 1995 | A |
5653598 | Grabbe | Aug 1997 | A |
5791914 | Loranger et al. | Aug 1998 | A |
5800184 | Lopergolo et al. | Sep 1998 | A |
5806181 | Khandros et al. | Sep 1998 | A |
5823792 | Regnier | Oct 1998 | A |
6074219 | Tustaniwskyj et al. | Jun 2000 | A |
6142789 | Nolan et al. | Nov 2000 | A |
6247938 | Rathburn | Jun 2001 | B1 |
6264476 | Li et al. | Jul 2001 | B1 |
6471554 | Armistead et al. | Oct 2002 | B2 |
7014479 | Li | Mar 2006 | B2 |
7029288 | Li | Apr 2006 | B2 |
7029289 | Li | Apr 2006 | B2 |
7040902 | Li | May 2006 | B2 |
20050048807 | Li | Mar 2005 | A1 |
20050191906 | Li | Sep 2005 | A1 |
20060094269 | Li | May 2006 | A1 |
20060141814 | Li | Jun 2006 | A1 |
20060141815 | Li | Jun 2006 | A1 |
20060141832 | Li | Jun 2006 | A1 |
20060189176 | Li | Aug 2006 | A1 |
20060211276 | Li | Sep 2006 | A1 |
20070099445 | Li | May 2007 | A1 |
20070105406 | Li | May 2007 | A1 |
20080001271 | Marcinkiewicz | Jan 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20080036071 A1 | Feb 2008 | US |