This invention relates to a semiconductor package, and more particularly to an inter-connecting structure for a package.
High performance integrated circuit (IC) packages are well known in the art. Improvements in IC packages are driven by industry demands for increased thermal and electrical performance and decreased size and cost of manufacture. In the field of semiconductor devices, the device density is increased and the device dimension is reduced, continuously. The demand for the packaging or interconnecting techniques in such high density devices is also increased to fit the situation mentioned above. Conventionally, in the flip-chip attachment method, an array of solder bumps is formed on the surface of the die. The formation of the solder bumps may be carried out by using a solder composite material through a solder mask for producing a desired pattern of solder bumps. The function of chip package includes power distribution, signal distribution, heat dissipation, protection and support . . . and so on. As a semiconductor become more complicated, the traditional package technique, for example lead frame package, flex package, rigid package technique, can't meet the demand of producing smaller chip with high density elements on the chip.
In general, array packaging such as Ball Grid Array (BGA) packages provide a high density of interconnects relative to the surface area of the package. Typical BOA packages include a convoluted signal path, giving rise to high impedance and an inefficient thermal path which results in poor thermal dissipation performance. With increasing package density, the spreading of heat generated by the device is increasingly important.
Flip-chip technology is well known in the art for electrically connecting a die to a mounting substrate such as a printed wiring board. The active surface of the die is subject to numerous electrical couplings that are usually brought to the edge of the chip. Electrical connections are deposited as terminals on the active surface of a flip-chip. The bumps include solders and/or copper, gold that make mechanical connections and electrical couplings to a substrate. The solder bumps after RDL have bump high around 50-100 um. The chip is inverted onto a mounting substrate with the bumps aligned to bonding pads on the mounting substrate, as shown in
Furthermore, because conventional package technologies have to divide a dice on a wafer into respective dies and then package the die respectively, therefore, these techniques are time consuming for manufacturing process. Since the chip package technique is highly influenced by the development of integrated circuits, therefore, as the size of electronics has become demanding, so does the package technique. For the reasons mentioned above, the trend of package technique is toward ball grid array (BGA), flip chip (FC-BGA), chip scale package (CSP), Wafer level package (WLP) today. “Wafer level package” is to be understood as meaning that the entire packaging and all the interconnections on the wafer as well as other processing steps are carried out before the singulation (dicing) into chips (dice). Generally, after completion of all assembling processes or packaging processes, individual semiconductor packages are separated from a wafer having a plurality of semiconductor dies. The wafer level package has extremely small dimensions combined with extremely good electrical properties.
U.S. Pat. No. 6,271,469 disclosed a package with RDL layer, 124 as shown in
These conventional package structure and process design includes too many stacked dielectric layers over the die/substrate to form the build up layers, it not only requires the planar of active surface for RDL process and higher accuracy litho-photo machine to complete the packaging process but it is also easy to damage the chip surface during build up layers process. It is because there is lack of buffer layer between the silicon chip and solder ball, therefore, the scheme may suffer the poor yield and reliability concern.
Therefore, the present invention provides a structure with interconnecting structure for a flip chip scheme to overcome the aforementioned problem and also provide the better device performance.
An object of the present invention is to provide a semiconductor device package (chip assembly) with a chip and a conductive trace that provides a low cost, high performance and high reliability package.
Another object of the present invention is to provide a convenient, cost-effective method for manufacturing a semiconductor device package (chip assembly).
In one aspect, an interconnecting structure for a semiconductor die assembly, comprising: a substrate with pre-formed wiring circuit formed therein; a die having contact pads on an active surface; an adhesive material formed over the substrate to adhere the die over the substrate, wherein the substrate includes a via through the substrate and the adhesive material; and conductive material refilled into the via to couple the contact pads of the die to the wiring circuit of the substrate.
The structure further comprises a core paste formed over the back side of die and the substrate or adhesive material and conductive balls coupled to the wiring circuits. A supporting base is formed over the core paste. A conductive layer me be formed over the core paste and/or back side of die. The conductive layer is formed by laminated copper foil, sputtering, E-plating Cu/Ni/Au.
Alternatively, an encapsulation is provided with slop structure over the die and the substrate or the adhesive material, and conductive balls coupled to the wiring circuits. The angle of the slop structure from the horizontal surface is abound 30-60 degrees. The encapsulated includes liquid compound or molding compound.
The present invention discloses a method of forming an interconnecting structure for a semiconductor die assembly, comprising:
The method further comprises curing the adhesive material after the adhesive material is formed; cleaning the contact pads after the step of opening by dry or wet; and striping the PR and etching back the seed metal layer after forming the interconnecting structure. In one case, the PR may be formed to protect the metal land of solder ball before PVD if there is no Au on the top of metal land of solder ball.
The seed metal layer includes Ti/Cu, Cu/Au, Cu/Ni/Au or Sn/Ag/Cu.
The invention will now be described in greater detail with preferred embodiments of the invention and illustrations attached. Nevertheless, it should be recognized that the preferred embodiments of the invention is only for illustrating. Besides the preferred embodiment mentioned here, present invention can be practiced in a wide range of other embodiments besides those explicitly described, and the scope of the present invention is expressly not limited expect as specified in the accompanying claims.
The present invention discloses a semiconductor device package structure. The present invention provide a semiconductor chip assembly which includes chip, conductive trace and metal inter-connecting as shown in
In
In
Please refer to
Turning to
Next, the solder ball placement and IR re-flow steps are performed to form the final terminal, as shown in
The present invention offers a simpler process than conventional methods. The present invention does not need RDL process in Panel wafer level (RDL means “wiring circuit” has been pre-made in substrate process to avoid the chip surface damaged during RDL process on the chip surface), and no alignment tools are necessary—the alignment pattern has been made on the surface of substrate during wiring circuit process, the die (active side) is attached on the elastic adhesive layers of substrate (No under-fill needed). The PI substrate is provided with wiring circuit by using large panel size. The present invention employs simple laminated dry PR instead of wet PR coating process to form the conductive material into via area. The dice can be packaged inside during process, only open the Pads, the active surface side has been protected. The scheme is low cost but high yield process and the dimension of the package structure is super-thin (No solder bump high need and silicon wafer is easy to be lapped as thinner as possible without solder bump high impact during process).
The present invention also provides better reliability structure by employing elastic adhesive layer as buffer layer to releasing the stress, filing metal (Cu or Sn) to full cover the Via for strong mechanical, it shows no thermal stress impact from the PI substrate in Z direction; it is difference once compare with current build up layer process. The CTE between PI substrate and PCB mother board is identical, thermal issue is removed, thus, thermal management is easy than ever.
The aforementioned structure comprises LGA (terminal pads in the peripheral of package) type package and BGA (Ball Grid Array) type.
Although preferred embodiments of the present invention have been described, it will be understood by those skilled in the art that the present invention should not be limited to the described preferred embodiment. Rather, various changes and modifications can be made within the spirit and scope of the present invention, as defined by the following claims.