This application claims priority to Malaysian Patent Application No. PI 2011005275, filed Nov. 1, 2011, the disclosure of which is incorporated herein by reference in its entirety for all purposes.
The present invention relates generally to integrated circuit (IC) packaging technology. More particularly, embodiments of the present invention pertain to IC packaging processes using large panel leadframes.
Leadframes are commonly used to package ICs. One example of a known leadframe IC packaging technique is shown in
MLP 10 is typically one of many IC packages that are formed in a matrix pattern using a leadframe strip.
There are manufacturing limitations associated with current MLP packaging techniques. For example, current MLP packaging techniques generally suffer from low productivity due to low density leadframes and/or substrates, low production rates (number of units produced per hour), high capital investments, long lead times for new tooling and qualification, and other limitations.
In light of the above and in view of a general trend of shorter produce life cycles for ICs, improved MLP packages and manufacturing methods are desired.
Embodiments of the present invention provide methods of manufacturing MLP (or more generally integrated circuit) packages. For example, one embodiment of the present invention includes mounting a large panel leadframe (or a large panel frame/substrate—LPF/S) having a substantially square shape to a ring. The large panel leadframe includes a plurality of die pads and a corresponding plurality of leads arranged in a matrix pattern. An integrated circuit chip is attached to each of the die pads. An encapsulant material is applied over the integrated circuit chips and at least a part of the large panel leadframe. Each of the die pads and its corresponding leads are separated from the large panel leadframe to form individual integrated circuit packages. The steps of attaching the integrated circuit chips and applying the encapsulant material are performed while the large panel leadframe is mounted to a ring.
In an embodiment, applying the encapsulant material further includes providing an array mold cavity, dispensing the encapsulant material into the array mold cavity, engaging the array mold cavity including the encapsulant material with the large panel leadframe including the integrated circuit chips, and curing the encapsulant material.
In another embodiment, the large panel leadframe is mounted to the ring using an adhesive tape.
In another embodiment, the large panel leadframe and ring are transported using a handler that provides movement in forward/backward and lateral directions during the steps of attaching the integrated circuit chips, applying the encapsulant material, and separating the plurality of die pads and the corresponding leads from the large panel leadframe.
In another embodiment, each of the plurality of die pads are planar.
In another embodiment, each of the plurality of die pads include a planar surface extending along a bottom of a recessed cavity.
In another embodiment, the large panel leadframe has a size of about 200 mm by about 200 mm.
In another embodiment, the integrated circuit chips are attached to each of the plurality of die pads using an epoxy.
In another embodiment, the method also includes wirebonding the plurality of leads of the large panel leadframe to respective bonding pads disposed on a surface of the integrated circuit chips.
In another embodiment, the ring is substantially planar and the large panel leadframe is mounted to a surface of the ring.
In another embodiment, the integrated circuit chips include at least one of a light emitting diode (LED), a memory device, a logic device, or a processor.
In yet another embodiment, the integrated circuit packages include at least one of a quad-flat no-leads (QFN) package, a ball grid array (BGA) package, a small scale ball grid array (SSBGA) package, a land grid array (LGA) package, a system-in-package (SiP) package, or a mini-pak package.
Another embodiment of the present invention provides a method of manufacturing integrated circuit packages that includes mounting a large panel leadframe to a ring. The large panel leadframe may include a plurality of die pads and a corresponding plurality of leads surrounding the die pads. The plurality of die pads and the plurality of leads may be arranged in a matrix pattern. The method also includes attaching an integrated circuit chip to each of the plurality of die pads and wirebonding each of the plurality of leads to respective bonding pads disposed on a surface of the integrated circuit chips. The method also includes applying an encapsulant material overlaying the integrated circuit chips and at least a part of the large panel leadframe and separating the plurality of die pads and the corresponding leads from the large panel leadframe to form the integrated circuit packages. The steps of attaching the integrated circuit chips, wirebonding each of the plurality of leads, applying the encapsulant material, and separating the plurality of die pads may be performed while the large panel leadframe is mounted to the ring.
Yet another embodiment of the present invention provides a method of manufacturing integrated circuit packages that includes mounting a large panel leadframe to a ring. The large panel leadframe may include a plurality of die attach regions and a corresponding plurality of leads surrounding the die attach regions. The plurality of die attach regions and the plurality of leads may be arranged in a matrix pattern. The method also includes placing one or more integrated circuit chips in each of the plurality of die attach regions and wirebonding each of the plurality of leads to respective bonding pads disposed on a surface of the integrated circuit chips. The method also includes applying an encapsulant material overlaying the integrated circuit chips and at least a part of the large panel leadframe and separating the plurality of die attach regions and the corresponding leads from the large panel leadframe to form the integrated circuit packages. The steps of placing one or more circuit chips in each of the die attach regions, wirebonding each of the plurality of leads to respective bonding pads, applying the encapsulant material, and separating the plurality of die attach regions may be performed while the large panel leadframe is mounted to the ring.
In an embodiment, the die attach regions include die pads.
In another embodiment, the die attach regions do not include die pads.
Many benefits are achieved by way of the present invention over conventional techniques. For example, some embodiments involve mounting a large panel leadframe to a ring. In an embodiment, the large panel leadframe is larger than conventional leadframes, and may have a size of up to 200 mm×200 mm or more. This can increase unity density by as much as 450% or more. The ring supports the large panel leadframe and provides a means by which the large panel leadframe can be handled in an automated fashion by packaging equipment. The packaging equipment may include equipment configured to attach one or more IC die to each die pad of the large panel leadframe, equipment configured to apply encapsulant material over the IC die and a portion of the large panel leadframe, and equipment configured to separate the packaged IC die from the large panel leadframe. Thus, embodiments of the present invention can provide MLP packages with various efficiencies while reducing manufacturing complexity and shortening manufacturing leadtimes. Depending upon the embodiment, one or more of these benefits may exist. These and other benefits are described throughout the specification and more particularly below.
Embodiments of the present invention provide improved methods of manufacturing MLP (or integrated circuit) packages. These methods may be used to increase throughput and reduce costs. It should be appreciated that the methods described herein may be used with any type of IC die including light emitting diodes (LEDs), memory or logic devices, processors, and the like. Further, the methods may be used to manufacture any type of MLP package including quad-flat no-leads (QFN) packages, ball grid array (BGA) packages, small scale ball grid array (SSBGA) packages, land grid array (LGA) packages, system-in-package (SiP) packages, mini-pak packages, and the like. The methods may also be used to manufacture MLP packages that do not include die pads.
Steps 1102-1108 of
In step 1104, IC chips or die are attached to die pads or placed in die attach regions of the large panel leadframe. The IC chips are attached to the die pads of large panel leadframes that include die pads. The IC chips are placed in the die attach regions of large panel leadframes that do not include die pads. Some MLP packages may include both die pads and die attach regions. In any of these configurations, the IC chips may be attached to a corresponding die pad or a corresponding die attach region using an adhesive or epoxy. Alternatively, the IC chips placed in die attach regions may be attached using the same adhesive tape that is used to mount the large panel leadframe to the ring. The IC chips are typically positioned onto the die pads or in the die attach regions using a pick and place method. Movement of the ring in both the “X” and “Y” directions enables precise placement of the IC chips.
In step 1106, the adhesive or epoxy used to attached the IC chips is cured (if the adhesive or epoxy are used). In an embodiment, the cure may include a thermal treatment at temperatures of between 100° C. to 200° C. for between 1 hour to 3 hours.
In step 1108, a wirebonding process is used to electrically connect leads on the large panel leadframe to respective bonding pads on the IC chips using bonding wires. Some embodiments may also include one or more cleaning steps that may include a plasma process in accordance with known techniques.
The EOL phase includes a molding process at step 1110. In an embodiment, the molding process includes dispensing an encapsulant material in an array mold cavity and submerging the large panel leadframe and attached IC chips in the encapsulant material. This can be shown with reference to
The array of MLP packages are separated at step 1112 using a singulation process to provide a plurality of MLP packages. The singulation process may include mechanical sawing, laser cutting, high pressure water jet cutting, or the like. The singulation process typically separates the MLP packages without cutting into the ring. For example, a mechanical sawing process may be used to cut through the large panel leadframe and separate the MLP packages, but the mechanical sawing process may cut through only a portion of the tape without cutting the ring. In this manner the ring may be re-used for subsequent packaging processes.
In some embodiments, the large panel leadframe remains mounted to the ring throughout the packaging process described above with regard to steps 1102 to 1112. In other embodiments, the ring may be removed from the large panel leadframe before the MLP packages are separated at step 1112. The ring is typically removed using a de-taping device. As an example, the ring and large panel leadframe may be positioned facing downward on a work station. A multi-axial tape gripper mechanism may be used to grasp a tape protrusion coupled to the ring and peel the tape from the ring. Once separated from the ring, the MLP packages may be offloaded for subsequent processing (e.g., testing).
It should be appreciated that the specific steps illustrated in
Note that the terms “invention,” “the invention,” “this invention” and “the present invention” used in this patent are intended to refer broadly to all of the subject matter of this patent and the patent claims below. Statements containing these terms should not be understood to limit the subject matter described herein or to limit the meaning or scope of the patent claims below.
Although specific embodiments of the present invention have been described in detail, it will be apparent to one skilled in the art that various changes and modification can be made without departing from the spirit and scope thereof. For example, features of one or more embodiments of the invention may be combined with one or more features of other embodiments without departing from the scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. Thus, the scope of the present invention should be determined not with reference to the above description but should be determined with reference to the appended claims along with their full scope of equivalents.
Number | Date | Country | Kind |
---|---|---|---|
PI 2011005275 | Nov 2011 | MY | national |
Number | Name | Date | Kind |
---|---|---|---|
5639694 | Diffenderfer et al. | Jun 1997 | A |
6069388 | Okusa et al. | May 2000 | A |
6316339 | Okusa et al. | Nov 2001 | B1 |
6407411 | Wojnarowski et al. | Jun 2002 | B1 |
6521916 | Roberts et al. | Feb 2003 | B2 |
6646491 | Worley et al. | Nov 2003 | B2 |
6849867 | Roberts et al. | Feb 2005 | B2 |
7105862 | Waitl et al. | Sep 2006 | B2 |
RE39854 | Mostafazadeh et al. | Sep 2007 | E |
7524087 | Aizar et al. | Apr 2009 | B1 |
7566159 | Oon et al. | Jul 2009 | B2 |
7598528 | Oh et al. | Oct 2009 | B2 |
7655957 | Loh et al. | Feb 2010 | B2 |
7659551 | Loh et al. | Feb 2010 | B2 |
8394675 | Wai et al. | Mar 2013 | B2 |
20010030355 | Mclellan et al. | Oct 2001 | A1 |
20020180345 | Hen | Dec 2002 | A1 |
20030080341 | Sakano et al. | May 2003 | A1 |
20040188696 | Chen et al. | Sep 2004 | A1 |
20040217450 | Li et al. | Nov 2004 | A1 |
20060102917 | Oyama et al. | May 2006 | A1 |
20060157726 | Loh et al. | Jul 2006 | A1 |
20070164408 | Yeh | Jul 2007 | A1 |
20080121921 | Loh et al. | May 2008 | A1 |
20080173883 | Hussell et al. | Jul 2008 | A1 |
20080254557 | Kim et al. | Oct 2008 | A1 |
20090050925 | Kuramoto et al. | Feb 2009 | A1 |
20090114936 | Kashiwao et al. | May 2009 | A1 |
20090267085 | Lee et al. | Oct 2009 | A1 |
20100001306 | Park et al. | Jan 2010 | A1 |
20110186902 | Egoshi et al. | Aug 2011 | A1 |
20110217814 | Gao et al. | Sep 2011 | A1 |
20120104421 | Wai et al. | May 2012 | A1 |
20120107974 | Wai et al. | May 2012 | A1 |
Number | Date | Country |
---|---|---|
2008130140 | Oct 2008 | WO |
2009072786 | Jun 2009 | WO |
2009082177 | Jul 2009 | WO |
Entry |
---|
Non-Final Office Action of Dec. 15, 2011 for U.S. Appl. No. 13/116,986, 11 pages. |
Non-Final Office Action of Jul. 17, 2012 for U.S. Appl. No. 13/116,986, 7 pages. |
Notice of Allowance of Dec. 18, 2012 for U.S. Appl. No. 13/116,986, 9 pages. |
Malaysian Patent Application No. PI2010005176, filing date Nov. 2, 2010, 33 pages. |
Number | Date | Country | |
---|---|---|---|
20130109137 A1 | May 2013 | US |