The embodiments of the present invention relate to semiconductor device packaging and, more particularly, to packaging having modifications that enhance the manufacturability and quality of products.
The electronics industry continues to rely upon advances in semiconductor technology to realize higher-function devices in more compact areas. For many applications realizing higher-functioning devices requires integrating a large number of electronic devices into a single silicon wafer. As the number of electronic devices per given area of the silicon wafer increases, the manufacturing process becomes more difficult.
Many varieties of semiconductor devices have been manufactured having various applications in numerous disciplines. Such silicon-based semiconductor devices often include metal-oxide-semiconductor field-effect transistors (MOSFET), such as p-channel MOS (PMOS), n-channel MOS (NMOS) and complementary MOS (CMOS) transistors, bipolar transistors, BiCMOS transistors. Such MOSFET devices include an insulating material between a conductive gate and silicon-like substrate; therefore, these devices are generally referred to as IGFETs (insulated-gate FET).
Each of these semiconductor devices generally includes a semiconductor substrate on which a number of active devices are formed. The particular structure of a given active device can vary between device types. For example, in MOS transistors, an active device generally includes source and drain regions and a gate electrode that modulates current between the source and drain regions.
Furthermore, such devices may be digital or analog devices produced in a number of wafer fabrication processes, for example, CMOS, BiCMOS, Bipolar, etc. The substrates may be silicon, gallium arsenide (GaAs) or other substrate suitable for building microelectronic circuits thereon.
The packaging of an IC devices is increasingly playing a role in its ultimate performance. Shortcomings in a particular package configuration may challenge the mounting process. For example, an IC component is placed onto to printed circuit board (PCB) and soldered on. The soldering process or package may cause the package not to lie flat on the PCB, the mounted package has substantial tilt. Furthermore, the quality of the soldering may not be visible on the finished populated PCB. Sending a PCB out into the field without the assurance of well-soldered (and well-observed) joint may pose a significant risk. This is of particular concern for IC devices subjected to harsh environmental conditions such as automotive or military applications in which extremes in temperature, humidity, mechanical stress are the norm. Field failure of a solder joint is not acceptable.
There is exists a need for a package with increased manufacturability and less susceptibility to tilting.
In the soldering of leadless chip carriers onto printed circuit boards, is necessary that the quality of the soldering be observable at the package terminals and that the carrier lie sufficiently flat. The present disclosure addresses these matters.
In an example embodiment, there is surface-mountable non-leaded chip carrier for a semiconductor device. The device comprises a first contact. A second contact is relative to the first contact; the second contact has a split therein to provide first and second portions of the second contact arranged relative to one another to lessen tilting of a soldering condition involving attachment of the chip carrier to a printed circuit board (PCB).
In another example embodiment, there is a small outline diode (SOD) package for surface mounting on a printed circuit board (PCB). The package comprises a first contact of a first length and width, having a bonding surface, a bottom mounting surface and a side mounting surface, the bonding surface having an area to which a diode die is attached; there is a second contact of a second length and width; the second contact is relative to the first contact, the second contact having a bonding surface, a bottom mounting surface, and a side mounting surface; the bonding surface has an area to which a bond wire is attached, the bond wire electrically coupling the diode die to the second contact. The second contact has a split therein to provide first and second portions of the second contact arranged relative to one another to lessen tilting of a soldering condition involving attachment of the chip carrier to the PCB. An encapsulation of molding compound envelopes the first contact and second contact, the side mounting surfaces of the first contact and second contact remain exposed, and the side mounting surfaces provides a visual indication of a the soldering condition.
In another example embodiment, semiconductor diode device is packaged in a small outline diode (SOD) package. the device comprises, a lead frame arranged in an array of die locations, each one of the die locations having, a first contact of a first length and width, having a bonding surface, a bottom mounting surface and a side mounting surface, the bonding surface having an area to which a diode die is attached; a second contact of a second length and width; the second contact is opposite to the first contact, the second contact has a bonding surface, a bottom mounting surface, and a side mounting surface, the bonding surface has an area to which a bond wire is attached; the bond wire electrically couples the diode die to the second contact; the second contact has a split therein to provide first and second portions of the second contact arranged relative to one another to lessen tilting of a soldering condition involving attachment of the chip carrier to the PCB. An encapsulation of molding compound envelopes the array of diode die locations. The lead frame is sawn between each die location in a first direction revealing a side mounting surface on the first contact and a side mounting surface of the second contact, the side mounting surface of the second contact having a corresponding split therein, the side mounting surfaces being flush with the encapsulation. Furthermore, the lead frame is electroplated with tin. The lead frame is sawn in a second direction, thereby separating the array of diode die locations into discrete diode devices. During installation onto a PCB, the side mounting surfaces of the discrete diode device provide an indication of the soldering condition.
In another example embodiment, there is a method for manufacturing small outline diode (SOD) package, the SOD package having a lead frame including, a first contact and a second contact opposite to the first contact, the second contact having a split therein to provide first and second portions of the second contact arranged relative to one another to lessen tilting of a soldering condition involving attachment of the chip carrier to a printed circuit board (PCB). The method comprises, providing a plurality of product die having a substrate connection and a wire bond connection; providing a plurality of lead frames; bonding the product die at the substrate connection onto the first contact of each lead frame and wire bonding the product die from wire bond connection to the second contact; encapsulating the plurality of product die and the plurality of lead frames in a molding compound; partially cutting the plurality of lead frames between each of the encapsulated product die; tin plating the exposed metal of the each lead frame of each product die; separating each encapsulated product die from one another; and testing each product die.
The above summaries of the present disclosure are not intended to represent each disclosed embodiment, or every aspect, of the present invention. Other aspects and example embodiments are provided in the figures and the detailed description that follow.
The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:
While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiments described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
The disclosed embodiments have been found useful in the surface mounting of leadless chip carriers onto printed circuit board (PCB) apparatus. During surface mounting it is desirable for the components to lie flat upon the PCB and the combination of the chip carrier and PCB be of a certain height profile. However, imperfections in the wetting of the solder may cause the leadless chip carriers to be tilted, resulting in a too high profile. Refer to
During a solder reflow process, when the solder melts, the solder heaps up under the package shown in
With reference
Refer to
Refer to
So as to provide a solderable surface, the contacts are plated with tin or other suitable metal. When the SOD package is soldered to a PCB, during inspection one can easily see whether the quality of the soldering is sufficient. Previous packages in which the contacts were not visible from the sides would require complex X-ray scanning to evaluate the soldering.
The first contact and second contact during the mounting and encapsulation of a diode die 310 would be part of a lead frame assembly supplied to the user in the form of tape and reel. The cathode is on the underside of the diode die 310 and the anode is on the topside of the diode die 310. Each lead frame assembly would be joined to another at tabs which had previously joined contact 315′ and 325′. After die mounting and encapsulation, the lead frame assembly would be “singulated,” that is separated into separate SOD product.
In an example embodiment according to the present invention, a diode die had been assembled in an SOD package. Refer to
In manufacturing the embodiments according to the present invention, an example process may be described in reference to
The wafers of a product die, for example, diodes is received by the manufacturing line. Wafers undergo dicing 510 in which functional die are separated out from the duds. The diode dice are die bonded 520 to the lead frame. Incidentally, the lead frame may be delivered in a tape and reel format that holds thousands of individual lead frames (i.e., analogous to the single frames of motion picture film). The lead frame is made of a suitable metal. For example, copper is often used, but particular applications may use other metals and alloys (wherein the lead frame can be an alloy of NiPdAu). A bonding compound of a conductive epoxy may be used, but it is not limited to this particular type of attachment. In other processes, a eutectic die attach may be used. After die bonding 520, the epoxy glue is cured. After curing, the assembly is cleaned in a plasma. The die is wire bonded 530 to the lead frame from a defined bond pad on the diode die (bonding the diode cathode) to a defined bond pad on the lead frame (bonding the diode anode). After wire bonding 530, the assembly is again cleaned in a plasma. The die having been attached to the lead frame and wire bonded, the assembly is encapsulated in a molding compound 540. Tape on the contact side (underside) of the package keeps the molding compound from flowing onto the contacts. Therefore the leads are flush with the mold compound at the bottom. The molding compound undergoes a curing process.
In an example process, after the molding 540, there is a plurality of devices on a strip of lead frames. Refer to
The leads having been plated, the devices are given a final lead cut 555 in both directions, the second cut to complete the partial cut and then a third cut in the perpendicular direction to the first and second cuts, as illustrated in
Numerous other embodiments of the invention will be apparent to persons skilled in the art without departing from the spirit and scope of the invention as defined in the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4991059 | Kiyose | Feb 1991 | A |
5977630 | Woodworth et al. | Nov 1999 | A |
6187614 | Takata et al. | Feb 2001 | B1 |
6229223 | Watanabe | May 2001 | B1 |
6593526 | Takeda | Jul 2003 | B2 |
6603148 | Sano et al. | Aug 2003 | B1 |
6756658 | Gillett et al. | Jun 2004 | B1 |
6794762 | Ikegami et al. | Sep 2004 | B2 |
6911353 | Tani et al. | Jun 2005 | B2 |
7166919 | Tabira | Jan 2007 | B2 |
7315077 | Choi et al. | Jan 2008 | B2 |
7397112 | Sato et al. | Jul 2008 | B2 |
7675172 | Takizawa et al. | Mar 2010 | B2 |
7755199 | Wu | Jul 2010 | B2 |
8319319 | Jang | Nov 2012 | B2 |
20050017335 | Tabira | Jan 2005 | A1 |
20050139968 | Yap et al. | Jun 2005 | A1 |
20060189029 | Koduri et al. | Aug 2006 | A1 |
20070029572 | Han et al. | Feb 2007 | A1 |
20070187807 | Lee et al. | Aug 2007 | A1 |
20090032977 | Yamaguchi | Feb 2009 | A1 |
20090127677 | Gomez | May 2009 | A1 |
20090266593 | Karrer | Oct 2009 | A1 |
20090309207 | Chow et al. | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
1591853 | Mar 2005 | CN |
101336044 | Dec 2008 | CN |
101436575 | May 2009 | CN |
H11167154 | Jun 1999 | JP |
2001298144 | Oct 2001 | JP |
2002026223 | Jan 2002 | JP |
9631891 | Oct 1996 | WO |
2012040873 | Apr 2012 | WO |
Number | Date | Country | |
---|---|---|---|
20120181678 A1 | Jul 2012 | US |
Number | Date | Country | |
---|---|---|---|
61368826 | Jul 2010 | US |