Claims
- 1. A method of forming a semiconductor device assembly, said method comprising:providing a substrate having an upper surface and a lower surface; depositing a layer of copper on a portion of the upper surface and the lower surface of the substrate in contact therewith; and depositing at least one layer of metal on at least a portion of the layer of copper forming at least one bond pad having at least one layer of metal thereon on one surface of the upper surface and the lower surface of the substrate.
- 2. The method of claim 1, further comprising:connecting one end of a wire to the at least one layer of metal using a wire bond.
- 3. The method of claim 1, wherein the at least one layer of metal comprises at least a layer of one of silver metal, gold metal, a silver alloy metal, a gold alloy metal, a silver and gold alloy metal, palladium metal, a noble metal alloy, a nickel metal, and a nickel metal alloy.
- 4. The method of claim 1, further comprising:depositing at least one other layer of metal on a portion of the at least one layer of metal.
- 5. The method of claim 4, wherein the at least one layer of metal and the at least one other layer of metal comprises a silver metal alloy and a nickel metal alloy, a nickel metal alloy and a silver metal alloy, a silver metal and a nickel metal, and nickel metal and a silver metal.
- 6. The method of claim 1, wherein the copper layer comprises a zincated copper layer.
- 7. The method of claim 4, wherein the at least one layer of metal comprises a barrier layer of metal and the at least one other layer of metal comprises an adhesion promoting layer of metal for wire bonding thereto.
- 8. The method of claim 1, further comprising:depositing an insulative coating on a portion of the one surface of the upper surface and the lower surface of the substrate.
- 9. A method of forming a semiconductor device assembly having a substrate having an upper surface and a lower surface, said method comprising:depositing a layer of copper on a portion of the upper surface and the lower surface of the substrate in contact therewith; and depositing at least one layer of metal on at least a portion of the layer of copper forming at least one bond pad having at least one layer of metal thereon.
- 10. The method of claim 9, further comprising: connecting one end of a wire to the at least one layer of metal using a wire bond.
- 11. The method of claim 9, wherein the at least one layer of metal comprises one of silver metal, gold metal, a silver alloy metal, a gold alloy metal, a silver and gold alloy metal, palladium metal, a noble metal, a noble metal alloy, nickel metal, and a nickel metal alloy.
- 12. The method of claim 9, further comprising:depositing at least one other layer of metal on a portion of the at least one layer of metal.
- 13. The method of claim 12, wherein the at least one layer of metal and the at least one other layer of metal comprise one of a silver metal alloy and a nickel metal alloy, a nickel metal alloy and a silver metal alloy, a silver metal and a nickel metal, and nickel metal and a silver metal.
- 14. The method of claim 9, wherein the copper layer comprises a zincated copper layer.
- 15. The method of claim 2, wherein the at least one layer of metal comprises a barrier layer of metal and the at least one other layer of metal comprises an adhesion promoting layer of metal for wire bonding thereto.
- 16. The method of claim 9, further comprising:depositing an insulative coating on a portion of the one surface and the lower surface of the substrate.
- 17. A method of forming a semiconductor device assembly having a substrate having an upper surface and a lower surface, said method comprising:depositing a layer of copper on a portion of the upper surface and the lower surface of the substrate in contact therewith; depositing a barrier layer on at least a portion of the layer of copper; and depositing at least one layer of metal on at least a portion of the barrier layer forming at least one bond pad having at least one layer of metal thereon on one surface of the upper surface and the lower surface of the substrate.
- 18. The method of claim 17, further comprising:connecting one end of a wire to the at least one layer of metal using a wire bond.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/332,665, filed Jun. 14, 1999, now U.S. Pat. No. 6,544,880, issued Apr. 8, 2003.
US Referenced Citations (85)
Non-Patent Literature Citations (1)
| Entry |
| Stanley Wolf, Ph. D. and Richard N. Tauber, Ph. D., Silicon Processing for the VLSI Era, vol. 1: Process Technology, pp. 529-534. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/332665 |
Jun 1999 |
US |
| Child |
10/382594 |
|
US |