Claims
- 1. A method of mounting a flip-chip comprising:
- providing a package having an insulating substrate having a substantially flat top surface and an opposing substantially flat bottom surface, and also having at least one rigid layer,
- disposing a plurality of electrically conductive contacts on the top surface of the substrate for receiving the flip-chip and making electrical contact thereto,
- extending a plurality of electrically conductive through-holes, disposed at a pitch one from the other, from the top surface of the substrate to the bottom surface of the substrate,
- making electrical interconnections between the contacts and the through-holes with a plurality of electrically conductive traces,
- attaching a z-conductive layer having a substantially flat top surface and an opposing substantially flat bottom surface to the substrate, the z-conductive layer disposed such that the top surface of the z-conductive layer is adjacent to and planar with the bottom surface of the substrate,
- providing electrical continuity between the bottom surface of the z-conductive layer and the through-holes,
- attaching a plurality of electrically conductive connectors, having a diameter that is greater than the pitch between the through-holes, to the bottom surface of the z-conductive layer,
- disposing the electrically conductive connectors so as to be in electrical contact through the z-conductive layer with no more than one through-hole, with at least a portion of the connectors underlying the contacts,
- mounting the flip-chip to the top surface of the substrate,
- electrically connecting the flip-chip to the electrically conductive contacts disposed on the top surface of the substrate,
- under-filling between the flip-chip and the top surface of the substrate, and encapsulating the flip-chip.
- 2. The method of claim 1 further comprising:
- mounting the package to a circuit board, and
- electrically connecting the electrically conductive connectors attached to the bottom surface of the z-conductive layer to the circuit board.
Parent Case Info
This application is a divisional of application Ser. No. 08/538,631, filed Oct. 4, 1995 now Pat. No. 5,637,920 issued Jun. 10, 1997.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
6-61383 |
Mar 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
538631 |
Oct 1995 |
|