The invention relates to a method of producing a semiconductor device having an unfilled through-substrate via or interconnect provided with a solder ball.
In threedimensional integration of semiconductor devices, semiconductor substrates that are provided with structures of integrated circuits, like conductor tracks and electronic circuit components, are stacked and bonded. The conductors that are arranged on different substrates may be connected by through-substrate vias, which are interconnects leading through a substrate. In the case of a silicon substrate these vias are usually designated as through-silicon vias. The via hole in the substrate may be filled with the electrically conductive material or with electrically conductive material and an additional dielectric material.
WO 2009/013315 A2 describes a through-substrate via comprising an unfilled hole in the semiconductor substrate. A terminal contact area surrounds the recess of the via, and a solder ball is deposited so that it closes the recess. In this way a plurality of solder balls may be provided for electric connection, using only a small area of the substrate surface. The diameter of the recess is specified in the range from 50 μm to 500 μm. The solder ball can have a typical dimension of 300 μm to 400 μm side length or diameter.
WO 2011/056374 A2 describes a coaxial through-silicon via.
US 2010/0171209 A1 describes a chip stack comprising gold-plated through-silicon vias, which are interconnected by solder balls provided with a core of a higher melting point. The core, which is adapted to engage in a recess of the via hole, can be copper, tungsten, molybdenum, an insulator or a plastic material.
A semiconductor substrate is provided with an annular cavity extending from a front side of the substrate to an opposite rear side. Separate metallizations are applied on sidewalls of the annular cavity. A double through-substrate via is thus formed, leaving an opening of the annular cavity at the front side. A solder ball is placed above the opening, and a reflow of the solder ball is effected to form a void of the through-substrate via covered by the solder ball. An electrically conductive pad, which is electrically connected to one of the metallizations and arranged at the front side of the substrate on a pillar formed by a portion of the substrate that is surrounded by the annular cavity, may be electrically contacted by the solder ball.
The following is a detailed description of examples of the method of production in conjunction with the accompanying drawings.
A through-substrate via 23 is formed in the substrate 10 by means of a metallization 111, which is arranged at a sidewall of the through-substrate via 23 and is connected with an upper terminal layer 22 and with a rear terminal layer 13 located opposite to the front side 20 at a rear side 21 of the substrate 10. The upper terminal layer 22 may be formed integrally with the metallization 111, or it may be a separate top metallization, which is separately applied so that it is in electrical contact with the metallization 111. The latter case is indicated by way of example in the layer structure shown in
The rear terminal layer 13 may be arranged in a dielectric 25 at the rear side 21 of the substrate 10. The dielectric 25 may be an oxide of the semiconductor material, for instance. At the rear side 21 of the substrate 10, a further circuitry or device structure may be disposed in a further layer structure of the substrate 10 or on a further substrate 27 that is connected to the rear side 21 of the substrate 10. The further circuitry or device structure may comprise a sensor, for instance. The further substrate 27 may comprise a further wiring 28 in a further intermetal dielectric 26. The rear terminal layer 13 may be connected to the wiring 28, as shown in
The through-substrate via 23 is not filled with solid material, and a void 101, which may be filled with air or another gas, is left in the via. The via metallization 111 may be insulated from the substrate 10 by an insulator 110, which is applied at least on the sidewall of the via. The insulator 110 may be an oxide of the semiconductor material. A passivation layer 112 may be applied on the via metallization 111.
A solder ball 100 is arranged on the through-substrate via 23 and closes the void 101. In this example a via pad 102 is located in the upper terminal layer 22. The passivation layer 112 is provided with an opening above the via pad 102, and the solder ball 100 is applied on the via pad 102 in such a manner that it makes an electrical contact with the via pad 102. A metal pad 103 is present in an upper metal layer 104, which is separate from the upper terminal layer 22. The upper terminal layer 22 and the upper metal layer 104 may be insulated from one another by the intermetal dielectric 11. The solder ball 100 electrically contacts the metal pad 103 and thus connects the via pad 102 electrically to the metal pad 103. In this fashion an electrical connection is provided between the wiring 24 and the rear terminal layer 13. The electrical contacts of the solder ball 100 may be effected by means of an under-bump metallization 109, which may be applied above the passivation layer 112.
The solder ball 100 may be used for a threedimensional integration with a further substrate 106, which comprises a contact island 107 formed as a metal layer. The further substrate 106 is arranged above the front side 20 of the substrate 10 so that the contact island 107 faces the through-substrate via 23. The substrate 10 and the further substrate 106 may be arranged at a distance of typically about 230 μm, for example. The solder ball 100 electrically contacts the contact island 107, which may be the terminal of a further via 108 of the further substrate 106 or the terminal of a further wiring, for example. In the device according to
The arrangement according to
The use of a solder ball 100 which simultaneously caps the through-substrate via 23 and makes one or more electrical contacts permits a variable arrangement of interconnects between the circuitries of the substrates 10, 106. With the solder ball 100 placed above an opening of the via, the substrate area is used economically, and a great number of solder balls 100, typically over a hundred, can easily be arranged above the surface of the substrate 10.
In the device according to
The arrangement of the via metallization 111 both on the inner sidewall 16, supplied with a neighboring electrical terminal, which is provided by the central via pad 19, and on the outer sidewall 17, also supplied with a neighboring electrical terminal, which is provided by the via pad 102, has the advantage of a lower resistance of the through-substrate via 23, compared to a through-substrate via without central pillar.
In the device according to
The devices according to
In the method of producing the semiconductor device, a semiconductor substrate 10 is provided with a through-substrate via 23 which comprises a via metallization 111 provided with an upper terminal layer 22. The through-substrate via 23 is provided with an annular cavity 18, which is clad with the metallization 111, which is optionally covered by a passivation layer 112. The upper terminal layer 22 of the via metallization 111 and a metal pad 103 of an upper metal layer 104 that is separate from the upper terminal layer 22 are applied at a front side 20 of the substrate 10. To this end a metal layer may be applied so that it is electrically connected to the via metallization 111 in the opening of the through-substrate via 23. The metal layer is then structured into the upper terminal layer 22 and into a separate further section forming the upper metal layer 104 comprising the metal pad 103. A solder ball is placed on the opening of the through-substrate via 23. Then a reflow of the solder ball is effected in such a way that the solder ball 100 electrically contacts the metal pad 103 and covers the through-substrate via 23, leaving a void 101 in the through-substrate via 23.
When a through-substrate via is to be filled with electrically conductive material, capillary forces serve to draw the solder ball into the opening of the through-substrate via. This result can be avoided if the solder ball is chosen large enough to cover the whole opening of the through-substrate via 23. The air that is trapped in the void 101 prevents the solder from filling the void 101 and allows at most a small lower portion of the solder ball 100, if any, to bulge into the void 101.
In a variant of the method the reflow of the solder ball 100 is effected in such a way that the solder ball 100 electrically contacts at least one via pad 19, 102. For instance, a via pad 102 may be formed in the upper terminal layer 22, and the reflow of the solder ball 100 is effected in such a way that the solder ball 100 electrically contacts the via pad 102. The electrical contacts are improved if an under-bump metallization 109 is applied before the solder ball 100.
The use of an annular cavity 18 facilitates the support of the solder ball 100 and prevents a filling of the through-substrate via 23. A central upper terminal layer 29 may be arranged on the pillar 105 formed by the portion of the substrate 10 that is surrounded by the annular cavity 18, and a central via pad 19 may be provided in the central upper terminal layer 29. The reflow of the solder ball 100 is effected in such a way that the solder ball 100 electrically contacts the central via pad 19. In a further variant of the method separate metallizations 111, 115 are applied on sidewalls of the annular cavity 18, thereby forming a double through-substrate via 23.
Number | Date | Country | Kind |
---|---|---|---|
11190389 | Nov 2011 | EP | regional |
The present application is a divisional application of U.S. patent application Ser. No. 15/283,189 entitled “METHOD OF PRODUCING A SEMICONDUCTOR DEVICE WITH THROUGH-SUBSTRATE VIA COVERED BY A SOLDER BALL,” filed on Sep. 30, 2016, which is a divisional application of U.S. patent application Ser. No. 14/359,568, filed on May 20, 2014, and issued as U.S. Pat. No. 9,553,039, which is the national stage of entry of International Patent Application No. PCT/EP2012/072060, filed on Nov. 7, 2012, which claims the benefit of priority under 35 U.S.C. §119 of European Patent Application No. 11190389.4 filed on Nov. 23, 2011, all of which are hereby incorporated by reference in their entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
8378496 | Schrank et al. | Feb 2013 | B2 |
9735101 | Cassidy | Aug 2017 | B2 |
20010005046 | Hsuan et al. | Jun 2001 | A1 |
20090079021 | Vogtmeier et al. | Mar 2009 | A1 |
20090120679 | Andry et al. | May 2009 | A1 |
20090261457 | Pratt | Oct 2009 | A1 |
20100096738 | Simmons-Matthews et al. | Apr 2010 | A1 |
20100171209 | Tanie et al. | Jul 2010 | A1 |
20100276081 | Val | Nov 2010 | A1 |
20110074040 | Frank et al. | Mar 2011 | A1 |
20110143535 | Pares | Jun 2011 | A1 |
20110169169 | Reinmuth et al. | Jul 2011 | A1 |
Number | Date | Country |
---|---|---|
102006040960 | Dec 2007 | DE |
102007034306 | Apr 2009 | DE |
2337067 | Jun 2011 | EP |
2005285972 | Oct 2005 | JP |
20100051754 | May 2010 | KR |
20100065785 | Jun 2010 | KR |
WO-2007110799 | Oct 2007 | WO |
WO-2009013315 | Jan 2009 | WO |
WO-2011056374 | May 2011 | WO |
Number | Date | Country | |
---|---|---|---|
20170365551 A1 | Dec 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15283189 | Sep 2016 | US |
Child | 15691654 | US | |
Parent | 14359568 | US | |
Child | 15283189 | US |