The present invention relates generally to the packaging of integrated circuits (ICs). More particularly, the invention relates to packaging methods and arrangements involving thin metallic interconnect structures.
There are a number of conventional processes for packaging integrated circuit (IC) dice. By way of example, many IC packages utilize a metallic leadframe that has been stamped or etched from a metal sheet to provide electrical interconnects to external devices. The die may be electrically connected to the leadframe by means of bonding wires, solder bumps or other suitable electrical connections. In general, the die and portions of the leadframe are encapsulated with a molding material to protect the delicate electrical components on the active side of the die while leaving selected portions of the leadframe exposed to facilitate electrical connections to external devices.
Many conventional stamped or etched leadframes have a thickness that may range from approximately 100-300 μm (4-12 mils). Further reducing the thickness of the leadframe may offer several benefits, including a reduction in package size and the conservation of leadframe metal, which lowers production costs. In some package formats, however, a thinner leadframe has a greater propensity to warp during the packaging process. By way of example, warping may be particularly problematic in leadless leadframe package (LLP) and quad flatpack no-lead (QFN) package formats. A supporting structure, such as backing tape, may be applied to the leadframe to reduce the risk of warpage. Such structures, however, may entail higher costs among other problems.
Although existing techniques for fabricating leadframes and for packaging integrated circuits using leadframe technology work well, there are continuing efforts to develop even more efficient designs and methods for packaging integrated circuits.
The claimed invention relates to methods and arrangements for forming an array of contacts for use in packaging one or more integrated circuit devices. In one aspect of the present invention, a primer is deposited onto a substrate such that first areas on the substrate are not covered by the primer. These first areas not covered by the primer form at least a first pattern. In various embodiments, the pattern may resemble a leadframe panel pattern including at least one array of device areas. Each device area, in turn, may be patterned into a leadless leadframe type pattern having an array of contacts. In a particular embodiment, the primer is printed onto the substrate. To facilitate printing, the substrate may be formed of a flexible material and rolled onto a reel. The printing may then be accomplished in a reel-to-reel or strip-to-strip process. After the primer is deposited over the substrate, a base metal layer is then sputtered or otherwise deposited over the substrate. The primer may then be removed such that first portions of the base metal layer that are deposited over the first areas of the substrate that are not deposited over primer are not removed with the primer and remain affixed with the substrate thereby forming an array of contacts. In a particular embodiment, the primer is water-soluble and the solvent comprises water or suitable solvent media. In contrast, second portions of the base metal layer and any other portions of material that are deposited over primer are removed with the primer. The resulting array of contacts may be formed with a thickness less than approximately 10 μm, and in particular embodiments, between 0.5 to 2 μm.
In some embodiments, the substrate is then cut into panels. Each panel may have a conventional leadframe panel footprint and include at least one array of devices areas. Integrated circuit dice may then be attached and electrically connected to the at least one array of device areas such that each die is positioned within an associated device area. In various embodiments, the at least one array of device areas may then be encapsulated at the panel level with molding material. The substrate may then be removed while leaving at least the base metal layer affixed with the molding material thereby leaving at least bottom surfaces of the contacts exposed. Each encapsulated array of device areas may then be singulated to provide a multiplicity of individual integrated circuit packages.
In another aspect of the invention, another method for forming an array of contacts for one or more integrated circuit devices is described. In various embodiments, a base metal layer is deposited over a substrate. In contrast to the aforementioned process, no primer is patterned over the substrate. In a particular embodiment, the base metal layer is deposited through a mask such that the resultant base metal layer forms a leadframe type pattern or other interconnect pattern. The base metal layer may either be a single metal layer (e.g., Cu) or a metal stack including base and barrier layers. The base metal layer may be sputtered onto the substrate, and in some embodiments, may have a thickness in the range of approximately 0.1 to 0.3 μm, although both thinner and thicker base metal layers may be desirable in various alternate embodiments.
The features of the interconnect pattern formed with the base layer are then sharpened using a laser ablation process. The use of laser ablation to sharpen the geometries of the interconnect pattern allows for the formation of very fine features and pitches. Furthermore, even finer features and pitches (e.g., ≦10 μm) may be produced by depositing the base metal layer without the use of a mask. In these embodiments, laser ablation alone may be used to form the interconnect pattern. After the interconnect pattern is defined, the thickness of the base metal layer may be increased and the process may then proceed as described above.
Variations and features of one or more of the foregoing embodiments can be included in another embodiment, and additional variations and features can be used in any one of the foregoing embodiments, as may be desired.
Other apparatuses, methods, features and advantages of the invention will be or will become apparent to one with skill in the art upon examination of the following figures and detailed description. It is intended that all such additional systems, methods, features and advantages be included within this description, be within the scope of the invention, and be protected by the accompanying claims.
The invention and the advantages thereof, may best be understood by reference to the following description taken in conjunction with the accompanying drawings in which:
In the drawings, like reference numerals are sometimes used to designate like structural elements. It should also be appreciated that the depictions in the figures are diagrammatic and not to scale.
The present invention relates generally to the packaging of integrated circuits. More particularly, the invention relates to packaging methods and arrangements involving thin metallic interconnect structures.
Example applications of apparatuses and methods according to the present invention are described in this section. These examples are being provided solely to add context and aid in the understanding of the invention. It will thus be apparent to one skilled in the art that the present invention may be practiced without some or all of these specific details. In other instances, well known process steps have not been described in detail in order to avoid unnecessarily obscuring the present invention. Other applications are possible such that the following examples should not be taken as limiting.
In the following detailed description, references are made to the accompanying drawings, which form a part of the description and in which are shown, by way of illustration, specific embodiments of the present invention. Although these embodiments are described in sufficient detail to enable one skilled in the art to practice the invention, it is understood that these examples are not limiting; such that other embodiments may be used, and changes may be made without departing from the spirit and scope of the invention.
Referring first to
In the illustrated embodiment, substrate 100 and the associated electrical interconnect pattern may be divided into a number of panels 101.
More specifically, in the embodiment illustrated in
A platen 430 may be used to help guide and/or protect the thin substrate 300 as it passes through the printing process. In various embodiments, upon completion of the printing process, the printed substrate 300 is rolled up onto finishing roll 411. In some embodiments, platen 430 may be heated and/or include one or more alternative curing components coupled thereto, so as to facilitate a curing process for the freshly printed primer. Inkjet printer 420 may be selected from any of a number of commercially available or customized inkjet printers. In some embodiments, the setup shown in
In some embodiments, an adhesion precursor layer 306 is deposited at 204 over the surface 304 of the substrate 300 including over those portions covered by the primer 302. In should be noted that in various embodiments, the substrate 300 is processed in rolled form as roll 411. Keeping the substrate 300 in rolled form may be cheaper and faster for many subsequent preparation and packaging processes (such as those described below). By way of example, currently available production equipment is capable of performing localized deposition in a reel to reel process. Specifically, in some embodiments a machine may be configured to clamp down on a large area of the substrate, apply a vacuum and allow metal sputtering.
The adhesion precursor layer 306 may be formed from any suitable material or materials including metals and metallic alloys and facilitates the adhesion of a later-applied metallic base layer to the substrate 300. More particularly, the material(s) utilized to form the adhesion precursor layer 306 will largely depend on the material(s) subsequently used to form a base metal layer. By way of example, the adhesion precursor layer 306 may be formed from Cr or TiW and may be deposited over the surface 304 in a sputtering process. It should be noted, however, that an adhesion precursor layer is not required in all embodiments.
Continuing to
According to various embodiments, a suitable solvent is then used at 208 to clean the surface of the substrate 300 and remove the unneeded portions of the metal layers; that is, those metal portions directly over the primer 302. By way of example, in embodiments in which the primer 302 is water-soluble, a suitably pressurized water jet (around 200-300 psi in some embodiments for example) is used to remove the portions of the base metal layer 308 and adhesion precursor layer 306, as well as any other layers (in various embodiments there may be other layers deposited under or over the base metal layer), that are deposited over the primer 302.
Once the electrical interconnect pattern is defined, the thickness of the pattern (i.e., the thickness of the contacts 310 and die attach pads 312) may be increased at step 210 as illustrated in
Depending on the type of electrical connections that will be used in connecting an associated die to the contacts 310, various other metal layers may be subsequently deposited over the base metal layer 308. By way of example, in some embodiments, particularly those in which solder joints will be used to physically and electrically connect bond pads on the die with associated contacts 310, one or more barrier metal layer(s) may be plated or otherwise deposited over the base metal layer 308 at 212. By way of example, such barrier metals may include Ni or Co as well as metal stacks such as NiPd stacks or NiPdAu stacks. The thickness of the barrier layer(S) may vary according to the type of package desired, however, thicknesses on the order of 1 μm or thinner work well in various embodiments.
Additionally, as shown in the embodiment illustrated in
In alternate embodiments, the barrier metal layer(s) and protective layer 316 may be deposited over the base metal layer 308 prior to removal of the primer 302. In these embodiments, the unneeded portions of the barrier metal layer(s) and/or protective layer 316 are removed with the unneeded portions of the base metal layer 308. In this way, the surfaces of the contacts 310 may already be ready for electrical connection with bond pads on the associated die.
The substrate 300 is cut into individual strips or panels 301 (resembling panels 101 in various embodiments) at 216. By way of example, the substrate 300 may be sawed or otherwise cut along lines dividing individual panels such as lines 110 between panels 101 in
With reference to the flow chart of
In the embodiment illustrated in
At 506 the electrical connections (e.g., bonding wires 326 or solder joints), dice 202, and portions of the contacts 310 and die attach pad 312 (if present) are encapsulated with a molding material (compound) 330 as illustrated in
However, since the molding material between the spaced regions 332 between device arrays primarily serves in order to provide support for panel level transport and processing, the amount of molding material in these regions may be reduced as compared to that which is desired for the more permanent encapsulated regions atop the packaged integrated circuit devices. As such, the thickness of the overall molded cap 331 in the regions 332 between device arrays can be less than the thickness of the molded cap over the actual device arrays, as shown in
The substrate 300 may then be peeled off or otherwise removed at 508 to expose the contacts 310 and die attach pads 312 (where applicable) as shown in
After removal of the substrate 300, the bottom surfaces 336 of the contacts 310 (and in some embodiments the bottom surfaces 338 of the die attach pads if applicable) may be plated at 510 with Sn and/or solder to facilitate connection with corresponding contact surfaces on a printed circuit board (PCB) or other substrate.
In alternate embodiments, prior to the deposition of the base metal layer 308, an additional solder-wettable layer may be deposited over the substrate 300. The additional solder-wettable layer may be suitable for later connection with external contacts on a PCB or other substrate and may be comprised of similar materials as the protective layer 316 described above. Additionally, an additional barrier layer(s) may be deposited over the substrate 300 after depositing the solder-wettable layer just described and before depositing the base metal layer 308. This additional barrier layer may be comprised of similar materials as the barrier layer(s) described above. Uneeded portions of these additional layers would, of course, be removed with the primer as described above. In embodiments in which such a solder wettable layer and/or barrier layer are used, the plating at 510 may not be performed.
The encapsulated panel may then be singulated at 512 to yield a multiplicity of individual IC packages 340, such as that illustrated in
Another aspect of the invention will now be described with reference to the flow chart of
The features of the interconnect pattern formed with the base layer are then sharpened using a laser ablation process at 806. During the laser ablation process, the base metal layer is irradiated with a laser beam. At low laser flux, the material is heated by the absorbed laser energy and evaporates or sublimates. At high laser flux, the material is typically converted to a plasma. Usually, laser ablation refers to removing material with a pulsed laser, but it is possible to ablate material with a continuous wave laser beam if the laser intensity is high enough. The use of laser ablation to sharpen the geometries of the interconnect pattern allows for the formation of very fine features. Furthermore, even finer features and pitches (e.g., ≦10 μm) may be produced by depositing the base metal layer without the use of a mask. In these embodiments, laser ablation alone may be used to form the interconnect pattern. After the interconnect pattern is defined, the thickness of the base metal layer may be increased at 808 and the process may then proceed as described above with reference to the flow charts of
The foregoing description, for purposes of explanation, used specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the specific details are not required in order to practice the invention. Thus, the foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. It will be apparent to one of ordinary skill in the art that many modifications and variations are possible in view of the above teachings. By way of example, it may be desirable to intentionally roughen the base layer 308 to ensure better adhesion with the molding compound 330. This may be accomplished via a mechanical and/or chemical process such as, for example, brown or black oxide treatments.
The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the following claims and their equivalents.