Claims
- 1. A method for assembling a multidie semiconductor device package, comprising:
providing an interposer with a substantially planar substrate and a receptacle formed substantially through the substrate, the substrate having an upper surface and a lower surface, at least the upper surface having conductors thereon; positioning at least one first-level semiconductor device within the receptacle, a backside of the at least one first-level semiconductor device being substantially coplanar with the lower surface of the interposer or located within a plane which extends through the interposer an interstitial space remaining at least between peripheral edges of the at least one first-level semiconductor device and the substrate; positioning a second-level semiconductor device above the upper surface of the substrate; electrically connecting the at least one first-level semiconductor device to at least one of the conductors on the upper surface of the substrate and the second-level semiconductor device by first-level conductive members; and electrically connecting the second-level semiconductor device to the conductors on the upper surface of the substrate by second-level conductive members.
- 2. The method of claim 1, further comprising introducing a quantity of encapsulant material into the receptacle so as to fill at least a portion of the interstitial space.
- 3. The method of claim 1, wherein the introducing encapsulant material is effected after the electrically connecting the at least one first-level semiconductor device.
- 4. The method of claim 2, further comprising introducing a quantity of encapsulant material between the second-level semiconductor device and the at least one first-level semiconductor device.
- 5. The method of claim 1, wherein the electrically connecting the at least one first-level semiconductor device comprises forming or positioning intermediate conductive elements between bond pads of the at least one first-level semiconductor device and corresponding conductors of the interposer.
- 6. The method of claim 1, wherein the electrically connecting the second-level semiconductor device comprises forming or positioning intermediate conductive elements between bond pads of the second-level semiconductor device and corresponding conductors of the interposer.
- 7. The method of claim 1, wherein the positioning the second-level semiconductor device comprises at least one of positioning the second-level semiconductor device in a flip-chip arrangement over the at least one first-level semiconductor device and positioning the second-level semiconductor device over the interposer.
- 8. The method of claim 7, further comprising securing the at least one first-level semiconductor device and the second-level semiconductor device to one another before the positioning the second-level semiconductor device.
- 9. The method of claim 1, wherein the providing the interposer comprises providing a multi-interposer substrate on which the at least one first-level semiconductor device and the second-level semiconductor device are positioned and electrically connected.
- 10. The method of claim 9, further comprising singulating individual assemblies or packages from the multi-interposer substrate.
- 11. The method of claim 2, further comprising adhering a film to the lower surface of the substrate to cover at least a portion of the receptacle prior to positioning the at least one first-level semiconductor device therein.
- 12. The method of claim 11, further comprising removing the adhered film from the lower surface following curing of the encapsulant in the receptacle.
- 13. The method of claim 1, further comprising positioning another first-level semiconductor device within the receptacle, a backside of the another first-level semiconductor device facing the backside of the first-level semiconductor device.
- 14. The method of claim 13, further comprising electrically connecting bond pads of the another first-level semiconductor device to corresponding conductors on the lower surface of the interposer.
- 15. The method of claim 13, further comprising positioning a third-level semiconductor device over the lower surface of the interposer.
- 16. The method of claim 15, further comprising electrically connecting bond pads of the another first-level semiconductor device to corresponding bond pads of the third-level semiconductor device.
- 17. The method of claim 15, further comprising electrically connecting bond pads of the third-level semiconductor device to corresponding conductors on the lower surface of the substrate.
- 18. A method for assembling semiconductor device components, comprising:
providing an interposer with a substantially planar substrate and a receptacle formed substantially through the substrate; positioning a first semiconductor device over a first surface of the interposer, at least one bond pad of the first semiconductor device being exposed to the receptacle; positioning a second semiconductor device over a second surface of the interposer, at least one bond pads of the second semiconductor device being exposed to the receptacle; and electrically connecting the bond pads of the first and second semiconductor devices through the receptacle.
- 19. The method of claim 18, wherein electrically connecting includes securing a conductive structure to the at least one of the bond pad of the first semiconductor device or to the at least one bond pads of the second semiconductor device.
- 20. The method of claim 19, wherein securing is effected before positioning.
- 21. The method of claim 19, wherein securing is effected following positioning.
- 22. The method of claim 18, wherein positioning the first semiconductor device comprises positioning the first semiconductor device with the at least one bond pad exposed to the receptacle comprising a portion of a redistribution circuit on a surface of the first semiconductor device.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of application Ser. No. 10/184,340, filed Jun. 27, 2002, pending.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10184340 |
Jun 2002 |
US |
Child |
10706576 |
Nov 2003 |
US |