This disclosure relates generally to semiconductor packages, and more specifically, to semiconductor packages having an isolation structure to protect connections.
Semiconductor packages may be attached to printed circuit boards (PCBs) by a number of solder joints, such as solder balls arranged in a ball grid array (BGA). Typically, the coefficient of thermal expansion (CTE) of a package is different than the CTE of a PCB, where this difference creates mechanical stress on the solder joints attaching the package to the PCB. To address this issue, underfill material is usually placed around the solder joints between the package and the PCB to strengthen the attachment of the package to the PCB. The underfill material protects the solder joints by distributing various mechanical stresses away from the solder joints, such as those arising from thermal expansion, as well as from mechanical shocks or vibration. The underfill material generally minimizes breaks in the solder joints, improving the robustness of the solder joints.
The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements, unless otherwise noted. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
The following sets forth a detailed description of various embodiments intended to be illustrative of the invention and should not be taken to be limiting.
While underfill material is typically used to improve the robustness of solder joints between a package and a printed circuit board (PCB), such underfill material is a dielectric or insulating material that may cause serious performance degradation of packages in radio frequency (RF) applications, such as radar or wireless communication. For example, a solder joint (such as a solder ball or solder bump) that conveys an RF signal between the package and the PCB may experience signal degradation when the solder joint is surrounded by a dielectric material. One approach to address RF signal degradation is to avoid the use of underfill altogether and instead use an edge bond material around the edge of the package to strengthen the attachment of the package to the PCB. However, the edge bond material may similarly contact or surround (or at least partially surround) solder joints located near the edge of the package. Since RF connections are often located around the edge of the package, the use of edge bond material may still result in RF signal degradation.
The present disclosure provides a protection or isolation structure for external connections on a package, which may include solder joints, such as solder balls or solder bumps, or other conductive metal joints, such as copper pillars or copper studs. The isolation structure is formed from a dielectric or passivation material on a same side of the package having the joints. The isolation structure is laterally separated from the joints (e.g., side walls of the isolation structure do not contact the joints) and acts as a barrier between the joints and any underfill material, edge bond material, mold compound material, or other dielectric or insulating material that may be used to attach the package to the PCB or to protect the package. As a result, the isolation structure minimizes RF signal degradation.
Package 100 includes a semiconductor die 104 having a back side 106 of silicon (e.g., bulk silicon) and an opposite front side or active side 108 that includes active circuitry and a plurality of bond pads 110. In the embodiment shown, back side 106 of the die 104 also forms the back side of the package 100, although the back side of the package 100 may extend beyond the back side of the die 104 in other embodiments (e.g., embodiments with mold compound around the back side 106 of the die 104). The active circuitry may include circuitry configured to transmit or receive radio frequency (RF) signals (e.g., an RF transmitter, an RF receiver, or both in an RF transceiver). RF signals have a frequency that generally falls within a range of 20 kHz to 300 GHz. Non-RF signals have a frequency that generally falls below 20 kHz, and may also include power supply signals. Each bond pad 110 is connected to a signal line of the active circuitry that may carry either an RF signal or may carry a non-RF signal.
In some embodiments, semiconductor die 104 may be a flip chip die, having bond pads that may be attached to a suitable surface in a face-down orientation (e.g., active side facing the suitable surface). In other embodiments, semiconductor die 104 may be a wirebondable die, having bond pads that are capable of withstanding thermosonic forces during wirebonding, and usually attached to a suitable surface in a face-up orientation (e.g., back side facing the suitable surface). Package 100 also has an outer perimeter or footprint 134 at the lateral edges of the package 100, where the lateral edges of the package 100 are perpendicular to the active side 108 (as well as the back side 106) of the die 104. In the embodiment shown, lateral edges of the die 104 form the lateral edges of the package 100, although the lateral edges of the package 100 may extend beyond the lateral edges of the die 104 in other embodiments (e.g., FOWLP with mold compound around the lateral edges of the die 104).
Semiconductor die 104 may be singulated from a semiconductor wafer (shown in
A redistribution layer (RDL) structure 112 is formed over the active side 108 of the die 104. RDL structure 112 includes a number of patterned dielectric layers and metal layers, which form routing or connection paths through the RDL structure 112. The connection paths provide electrical connections between the plurality of bond pads 110 on the die 104 and a plurality of external contact pads 116 at an outermost surface 114 of the RDL structure 112. Each connection path may include a metal filled via 120 that makes electrical contact with a respective bond pad 110, and a metal trace 118 that makes electrical contact with the metal filled via 120 at one end and makes electrical contact with a respective contact pad 116 at the other end. While the figures show simple metal traces (e.g., traces formed from a single metal layer), the patterned dielectric layers and metal layers may be repeated to create complex routing or connection paths through the RDL structure 112.
The RDL structure 112 may be formed using a sequence of process steps applied to the active side 108 of the die 104, including but not limited to depositing semiconductor materials including dielectric materials and metals, such as growing, oxidizing, sputtering, and conformal depositing, etching semiconductor materials, such as using a wet etchant or a dry etchant, performing photolithography for patterning, including depositing and removing photolithography masks or other photoresist materials, laminating, dispensing, printing, jetting, spraying, and the like. Example process steps to fabricate the RDL structure are discussed below in connection with 7A.
A plurality of external connections are respectively attached to the external contact pads 116. In the embodiment shown, the external connections are solder balls 130 and 132, where solder balls 130 are electrically connected to signal lines that carry RF signals, and solder balls 132 are electrically connected to signal lines that carry non-RF signals. Each external connection is electrically connected through contact pad 116, metal trace 118, metal filled via 120, and bond pad 110 to a respective signal line. In other embodiments, the external connections may be implemented as copper pillars or copper studs, or other suitable conductive metal joints. The plurality of external connections are also attached to landing pads 644 on the PCB 102, shown in
The mechanical attachment of the package 100 to the PCB 102 may also be strengthened using an adhesive material, which is a dielectric or insulating material such as edge bond material, underfill material, mold compound material, and the like. In the embodiment shown, edge bond material 124 is placed around the perimeter 134 between the package 100 and the PCB 102, also shown in
As shown on the left side of
To prevent the adhesive material from making such contact with the external connections that carry RF signals, an isolation structure is formed around the external connections that carry RF signals. In the embodiment shown, solder balls 130 carry RF signals, which are shown in
It is preferred that the height 646 of the isolation structure is less than a uniform height 648 of the external connections, where heights 646 and 648 are measured from the outer surface 114 of the RDL structure 112. In some embodiments, the height 646 of the isolation structure is at least two thirds of the (solder ball) height 648 in order to provide a sufficient lateral barrier around the majority of the solder ball from adhesive material. Since the height 646 of the isolation structure is less than the (uniform) height 648 of the external connections, a stand off height 636 is provided between a bottom surface of the isolation structure and the top surface of the PCB 102. This stand off height 636 allows the package to self-align during reflow to the PCB 102 without any interference from the isolation structure (e.g., avoids tilt of the package or other misalignment of the external connections to the landing pads 644 on the PCB 102 that may occur from the isolation structure contacting the PCB 102). Depending on the viscosity of the adhesive material, this stand off height 636 may also allow some of the adhesive material to flow under the isolation structure, shown as bleed 638.
Also shown in
In some embodiments, the spacing distance between the external connections may fall in a range of 30 to 250 microns for CSP or flip chip packages, depending on the size of the external connections being used. In some embodiments, lateral gap distance 642 may be at least 5 microns. In some embodiments, the lateral thickness 640 of the isolation structure may fall in a range 5 to 100 microns. In some embodiments, the height 646 of the isolation structure may fall in a range of 150 to 200 microns. In some embodiments, the stand off height 636 may fall in a range of 5 to 50 microns.
As an illustrative example, an example package that implements (solder ball) height 648 of 250 microns and a spacing distance of 200 to 250 microns may have a structure thickness 640 of 100 microns, a structure height 646 of 200 microns, a stand off height of 50 microns, and a lateral gap 642 of 50 to 75 microns on either side of the isolation structure 122.
In the embodiment shown, the isolation structure 122 is formed along a closed loop path around the group of solder balls 130 (e.g., the path has an end point in a same location as its start point). In other embodiments, multiple isolation structures may be formed around multiple groups of solder balls located in different areas of the package, such as that shown in
Rather than using edge bond material, underfill material 126 is placed in the space (128) around the external connections or solder balls 132 that may carry non-RF signals between package 400 and PCB 102. Underfill material 126 is a dielectric or insulating material with low CTE that adheres to the package 100 and the PCB 102. Underfill material may include but is not limited to epoxy, resin, or a low-CTE expansion filler material (e.g., silica, alumina, boron nitride, and the like) in a liquid polymer that can be cured (e.g., by heat, ultraviolet light, and the like) into a solid composite material. In some embodiments, the underfill material 126 may be mold compound material, which may be based on a biphenyl type or multi-aromatic type epoxy resin. The filler material used in underfill material generally has smaller particles than the particles used in the edge bond material to ensure the underfill material has enough viscosity to successfully flow under the package 100 and in between the metal joints without forming voids (e.g., air bubbles). The isolation structure 422 prevents the underfill material 126 from contacting the external connections within the isolation structure 422.
It is noted that the steps shown in
By now it should be appreciated that there has been provided an isolation structure to protect external connections on a package. The isolation structure is formed from a dielectric or passivation material that acts as a barrier between the external connections and any adhesive material that may be used to strengthen the attachment of the package to the PCB.
In one embodiment of the present disclosure, a packaged semiconductor device is provided, which includes: a semiconductor die; a redistribution layer (RDL) structure on an active side of the semiconductor die, the RDL structure including a plurality of contact pads on an outer surface of the RDL structure; a plurality of external connections attached to the plurality of contact pads; and an isolation structure on the outer surface of the RDL structure around one or more contact pads of the plurality of contact pads, wherein a height of the isolation structure is at least two thirds of a height of the external connections.
One aspect of the above embodiment provides that the one or more contact pads are connected to radio frequency (RF) signal lines of the semiconductor die.
Another aspect of the above embodiment provides that the plurality of external connections is configured to be attached to a plurality of landing pads of a printed circuit board (PCB), and an edge of the isolation structure is configured to be separated from the PCB by a stand off height.
A further aspect of the above embodiment provides that the isolation structure is configured to be a barrier between a set of external connections attached to the one or more contact pads and an adhesive material between the packaged semiconductor device and the PCB.
Another aspect of the above embodiment provides that the isolation structure includes dielectric material.
Another aspect of the above embodiment provides that the isolation structure is formed along a closed loop path around the one or more contact pads.
Another aspect of the above embodiment provides that the packaged semiconductor device further includes: another isolation structure on the outer surface of the RDL structure around another set of one or more contact pads of the plurality of contact pads.
Another aspect of the above embodiment provides that a difference between the height of the isolation structure and the height of the external connections measured from the outer surface of the RDL structure falls in a range of 5 to 50 microns.
Another aspect of the above embodiment provides that a lateral thickness of the isolation structure falls in a range of 5 to 100 microns.
Another aspect of the above embodiment provides that the height of the isolation structure is N times larger than a lateral thickness of the isolation structure, wherein N is an integer that is equal to or greater than 1.
Another aspect of the above embodiment provides that a minimum lateral distance between a sidewall of the isolation structure and a sidewall of an external connection is at least 5 microns.
In another embodiment of the present disclosure, a method for fabricating a packaged semiconductor device is provided, the method including: forming a redistribution layer (RDL) structure on an active side of a semiconductor die, the RDL structure including a plurality of contact pads on an outer surface of the RDL structure; forming an isolation structure on the outer surface of the RDL structure around one or more contact pads of the plurality of contact pads; and attaching a plurality of external connections to the plurality of contact pads, wherein a height of the isolation structure is at least two thirds of a height of the external connections.
One aspect of the above embodiment provides that the one or more contact pads are connected to radio frequency (RF) signal lines of the semiconductor die.
Another aspect of the above embodiment provides that the method further includes: singulating the semiconductor die from a wafer of semiconductor die, wherein each semiconductor die singulated from the wafer includes the isolation structure.
Another aspect of the above embodiment provides that the forming the isolation structure includes: depositing and patterning one or more layers of passivation material on the outer surface of the RDL structure along a target path around the one or more contact pads.
Another aspect of the above embodiment provides that the forming the isolation structure includes: attaching a preformed dielectric structure on the outer surface of the RDL structure around the one or more contact pads.
Another aspect of the above embodiment provides that each of the one or more contact pads within the isolation structure is connected to either a radio frequency (RF) signal line or a non-RF signal line of the semiconductor die.
Another aspect of the above embodiment provides that the plurality of external connections is configured to be attached to a plurality of landing pads of a printed circuit board (PCB), and an edge of the isolation structure is configured to be separated from the PCB by a stand off height.
Another aspect of the above embodiment provides that the isolation structure is configured to be a barrier between a set of external connections attached to the one or more contact pads and an edge bond material along a perimeter of the packaged semiconductor device.
Another aspect of the above embodiment provides that the isolation structure is configured to be a barrier between a set of external connections attached to the one or more contact pads and an underfill material between the semiconductor die and the PCB.
Because the apparatus implementing the present invention is, for the most part, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present invention and in order not to obfuscate or distract from the teachings of the present invention.
Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
As used herein, the terms “substantial” and “substantially” mean sufficient to achieve the stated purpose or value in a practical manner, taking into account any minor imperfections or deviations, if any, that arise from usual and expected process abnormalities that may occur during wafer or package fabrication, which are not significant for the stated purpose or value. As used herein, the term “space” indicates a void or volume in which material is absent. As used herein, the term “laterally” means in a sideways direction or a horizontal direction that is parallel to a major surface of the substrate or package.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, additional or fewer passivation structures 122 may be implemented in
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.