Claims
- 1. A solder interconnection structure comprising:a substrate; a bond pad formed over the substrate; a first solder interconnection layer formed upon the bond pad; an annular copper oxide layer formed over the first solder interconnection layer but not covering an upper dome portion of the first solder interconnection layer; and a second solder interconnection layer formed over the first solder interconnection layer but not upon the annular copper oxide layer.
- 2. The solder interconnection structure of claim 1 wherein the substrate is employed within a microelectronic fabrication selected from the group consisting of integrated circuit microelectronic fabrications, organic substrate microelectronic fabrications, hybrid circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
- 3. The solder interconnection structure of claim 1 wherein:the first solder interconnection layer is formed to a thickness of from about 50 to about 150 microns; and the second solder interconnection layer is formed to a thickness of from about 50 to about 125 microns.
- 4. The solder interconnection structure of claim 1 wherein the annular copper oxide layer is formed to a thickness of from about 50 to about 200 angstroms.
- 5. The solder interconnection structure of claim 1 wherein the first solder interconnection layer is formed of a first solder material having a lower melting point than a second solder material from which is formed the second solder interconnection layer.
- 6. The solder interconnection structure of claim 1 wherein the first solder interconnection layer has a truncated spherical shape.
Parent Case Info
This is a divisional Ser. No. 09/450,545 filed on Nov. 30, 1999, now U.S. Pat. No. 6,281,041.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
“Super CSP: The Wafer Level Package”, Semiconductor Packaging Symposium, Session V: Chipscale Packaging, SEMI (1988), pp. F-1—F-10. |