Claims
- 1. A semiconductor device comprising:
- a substrate including:
- a surface side plane,
- a back side plane,
- a die pad disposed on said surface side plane for receiving a semiconductor chip, and
- a plurality of through holes positioned around said die pad;
- a semiconductor chip mounted on said substrate;
- a plurality of conductive studs all disposed around said semiconductor chip functioning as input-output terminals, each of said plurality of conductive studs including a first side plane and a second side plane, with said first side plane and said second side plane of each conductive stud being exposed respectively from the surface side plane and back side plane of said substrate for functioning respectively as a bonding pad and a land; and
- a plurality of bonding wires for connecting each bonding pad on said semiconductor chip to said conductive studs, respectively; wherein
- each of said plurality of conductive studs is a structural element of said substrate.
- 2. The semiconductor device according to claim 1, wherein at least one side plane of at least one conductive stud is plated for wire-bonding.
- 3. The semiconductor device according to claim 1, wherein at lease one conductive stud is a nail-shaped stud.
- 4. The semiconductor device according to claim 1, wherein at least one side plane of at least one conductive stud is plated by one of gold and silver.
- 5. The semiconductor device according to claim 1, wherein said substrate is an epoxy resin.
- 6. The semiconductor device according to claim 1, wherein said substrate and said plurality of conductive studs with respective bonding pad and land comprise an interposer.
- 7. A semiconductor device comprising:
- a substrate;
- a plurality of conductive studs disposed around said semiconductor chip as input-output terminals; and
- a plurality of bonding wires for connecting each bonding pad on said semiconductor chip to said conductive studs, respectively; wherein
- both side planes of said conductive stud are exposed from the surface and back side plane of said substrate, respectively, said side planes functioning as a bonding pad and a land, and each of said plurality of conductive studs is a structural element of said substrate, and
- said substrate is made of an insulating resin and at least one conductive stud is a fine wire molded in said substrate.
- 8. A semiconductor device comprising:
- a substrate;
- a plurality of conductive studs disposed around said semiconductor chip as input-output terminals; and
- a plurality of bonding wires for connecting each bonding pad on said semiconductor chip to said conductive studs, respectively; wherein
- both side planes of said conductive stud are exposed from the surface and back side plane of said substrate, respectively, said side planes functioning as a bonding pad and a land, and each of said plurality of conductive studs is a structural element of said substrate, and
- each of said plurality of conductive studs is a wire.
- 9. The semiconductor device according to claim 8, wherein the wire is an oxygen-free copper wire.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 7-181376 |
Jul 1995 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/683,156 filed Jul. 18, 1996 now U.S. Pat. No. 5,866,948.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
5371407 |
Goldman |
Dec 1994 |
|
|
5625222 |
Yoneda et al. |
Apr 1997 |
|
Foreign Referenced Citations (9)
| Number |
Date |
Country |
| 63-3160 |
Jan 1988 |
JPX |
| 3-94459 |
Apr 1991 |
JPX |
| 3-269962 |
Dec 1991 |
JPX |
| 5-63109 |
Mar 1993 |
JPX |
| 5-144995 |
Jun 1993 |
JPX |
| 5-211202 |
Aug 1993 |
JPX |
| 5-283460 |
Oct 1993 |
JPX |
| 6-112354 |
Apr 1994 |
JPX |
| 6-216276 |
Aug 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
683156 |
Jul 1996 |
|