Semiconductor device with a semiconductor chip connected in a flip chip manner

Information

  • Patent Grant
  • 11355462
  • Patent Number
    11,355,462
  • Date Filed
    Wednesday, September 30, 2020
    4 years ago
  • Date Issued
    Tuesday, June 7, 2022
    2 years ago
Abstract
A semiconductor device includes a wiring board, a semiconductor chip, and a connecting member provided between a surface of the wiring board and a functional surface of the semiconductor chip. The connecting member extends a distance between the wiring board surface and the functional surface. A sealing material seals a gap space between the wiring board and the semiconductor chip. An electrode is formed at the wiring board surface and arranged outside of an outer periphery of the sealing material. A lateral distance between an outer periphery of the semiconductor chip and the outer periphery of the sealing material is between 0.1 mm and a lateral distance from the outer periphery of the semiconductor chip to the electrode.
Description
BACKGROUND OF THE INVENTION
Field of the Invention

This invention relates to a semiconductor device that has a semiconductor chip connected in a flip chip manner.


Description of Related Art

To realize a size reduction and high-density packaging of a semiconductor device, attention has been paid to a flip chip connection structure in which a semiconductor chip is connected to a solid state device while causing a functional surface of the semiconductor chip on which a functional element 54 is formed to face the solid state device.



FIG. 4 is a diagrammatic sectional view of a semiconductor device having a flip chip connection structure. This semiconductor device 51 includes a wiring board 52 and a semiconductor chip 53 connected to a surface 52a of the wiring board 52 while causing a functional surface 53a of the semiconductor chip 53 to face the surface 52a of the wiring board 52.


A rectangular connection pad 58 is formed on the surface 52a of the wiring board 52. The wiring board 52 and the semiconductor chip 53 are bonded and electrically connected together with a predetermined interval therebetween by means of a connecting member 55 connected to the connection pad 58. A solder resist film 56 that has a thickness smaller than an interval between the surface 52a of the wiring board 52 and the functional surface 53a of the semiconductor chip 53 is formed on the surface 52a.


The solder resist film 56 has a rectangular opening 56a by which the connection pad 58 is exposed. As shown in FIG. 5, the opening 56a is greater in size than the connection pad 58 when viewed in plane. The connecting member 55 is connected to the connection pad 58 in the opening 56a.


A slight gap is formed between the surface of the solder resist film 56 and the functional surface 53a of the semiconductor chip 53. This gap is sealed with an underfill layer 57. The underfill layer 57 is formed such that the wiring board 52 and the semiconductor chip 53 are bonded together, and then a liquid underfill material is injected therebetween.


In more detail, after the wiring board 52 and the semiconductor chip 53 are bonded together, a dispenser 60 is disposed near the outer peripheral part of the semiconductor chip 53 as shown in FIG. 6A, whereafter a liquid underfill material 57P is poured between the surface of the solder resist film 56 and the functional surface 53a of the semiconductor chip 53 from the dispenser 60. Capillarity causes the underfill material 57P to enter and spread between the surface of the solder resist film 56 and the functional surface 53a of the semiconductor chip 53 as shown in FIG. 6B. When the whole area between the surface of the solder resist film 56 and the functional surface 53a of the semiconductor chip 53 is filled with the underfill material 57P, the dispenser 60 stops discharging the underfill material 57P. Thereafter, the underfill material 57P is hardened, whereby the underfill layer 57 is obtained (see Chee Choong Kooi and six others, “Capillary Underfill and Mold Encapsulation Materials for Exposed Die Flip Chip Molded Matrix Array Package with Thin Substrate”, 2003 Electronics Packaging Technology Conference, pp. 324-330).


However, a level difference locates between the inside and the outside of the opening 56a, and a space over the opening 56a is restricted by the semiconductor chip 53. Therefore, disadvantageously, when the underfill material flows into the opening 56a, air that exists around the periphery of the opening 56a (i.e., exists in a portion having the level difference) is taken into the underfill material without sufficiently going out therefrom, and, as a result, a so-called void 61 is generated in the underfill layer 57. For example, if a void is generated in the underfill layer 57, a crack will appear in the underfill layer 57 at a reflow step, thus causing a decrease in reliability of the semiconductor device.


SUMMARY OF THE INVENTION

An object of the present invention is to provide a semiconductor device having a structure capable of preventing a void from occurring in a sealing layer.


The semiconductor device according to the present invention includes a solid state device; a semiconductor chip that has a functional surface on which a functional element is formed and that is bonded on a surface of the solid state device with surface thereof to face a surface of the solid state device while maintaining a predetermined distance between the functional surface thereof and the surface of the solid state device; an insulating film that is provided on the surface of the solid state device facing the semiconductor chip and that has an opening greater in size than the semiconductor chip when the surface of the solid state device facing the semiconductor chip is vertically viewed down in plane; and a sealing layer that seals a space between the solid state device and the semiconductor chip.


According to this invention, the opening of the insulating film is formed to be greater in size than the semiconductor chip when the surface of the solid state device facing the semiconductor chip is vertically viewed down in plane. In other words, the opening of the insulating film is formed such that the semiconductor chip completely falls within the opening when the surface of the solid state device facing the semiconductor chip is vertically viewed down in plane. Therefore, a level difference caused by the opening of the insulating film can be prevented from locating in a gap between the solid state device and the semiconductor chip, and a space over the periphery of the opening can be prevented from being restricted by the semiconductor chip.


Therefore, in a step of producing this semiconductor device, a void can be prevented from being generated that results from taking air into a liquid sealing resin when a gap between the solid state device and the semiconductor chip is filled with the liquid sealing resin in order to form the sealing layer after forming the insulating film and bonding the solid state device and the semiconductor chip together. As a result, the reliability of the semiconductor device can be improved.


Preferably, the distance between the outer periphery of the semiconductor chip and the edge of the opening of the insulating film is 0.1 mm or more when the surface of the solid state device facing the semiconductor chip is vertically viewed down in plane.


The solid state device may be a wiring board formed by being wired on an insulating substrate, or may be a semiconductor substrate.


The insulating film may be a solder resist. In this case, it is possible to prevent an electric short circuit in an area covered with the solder resist.


The sealing layer may be provided in such a way as to fill the inside of the opening therewith. If so, in the solid state device, a part exposed from the opening of the insulating film can be protected with the sealing layer.


The aforementioned object, other objects, features, and advantageous effects of the present invention will become apparent from the following description of embodiments given with reference to the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagrammatic sectional view of a semiconductor device according to a first embodiment of the present invention.



FIG. 2A to FIG. 2D are diagrammatic sectional views for explaining a method for producing the semiconductor device of FIG. 1.



FIG. 3 is a diagrammatic sectional view of a semiconductor device according to a second embodiment of the present invention.



FIG. 4 is a diagrammatic sectional view showing a structure of a conventional semiconductor device that has a semiconductor chip connected in a flip chip manner.



FIG. 5 is a diagrammatic plan view in which a connection surface of a wiring board of FIG. 4 is vertically viewed down.



FIG. 6A and FIG. 6B are diagrammatic sectional views for explaining a method for producing the semiconductor device of FIG. 4.



FIG. 7 is a plan view of a semiconductor device according to the first and second embodiments of the invention.





DESCRIPTION OF THE PREFERRED EMBODIMENTS


FIG. 1 is a diagrammatic sectional view of a semiconductor device according to a first embodiment of the present invention.


This semiconductor device 1 includes a wiring board 2 and a semiconductor chip 3 connected to the wiring board 2 while causing a functional surface 3a of the semiconductor chip 3 to face a surface 2a of the wiring board 2. A rectangular connection pad (see FIGS. 2C and 2D) is formed on the surface 2a of the wiring board 2. The wiring board 2 and the semiconductor chip 3 are bonded and electrically connected together by means of a connecting member 5 connected to the connection pad, with a predetermined interval between the wiring board 2 and the semiconductor chip 3.


A solder resist film 6 that has a thickness smaller than the interval between the surface 2a of the wiring board 2 and the semiconductor chip 3 is formed on the surface 2a. This solder resist film 6 serves to prevent an electric short circuit from occurring between wires formed on the surface of the wiring board 2. The solder resist film 6 has an opening 6a greater in size than the semiconductor chip 3 when the surface 2a is vertically viewed down in plane. In other words, the solder resist film 6 has an opening 6a large enough to allow the semiconductor chip 3 to completely fall within the opening 6a when the surface 2a is vertically viewed down in plane. Accordingly, the solder resist film 6 does not exist in a gap G between the wiring board 2 and the semiconductor chip 3 (i.e., in an area lying between the wiring board 2 and the semiconductor chip 3 and overlapping with the semiconductor chip 3 when the surface 2a is vertically viewed from above, as in FIG. 7).


The distance D between the outer periphery of the semiconductor chip 3 and the edge of the opening 6a of the solder resist film 6 is set at 0.1 mm or more when the surface 2a is vertically viewed down in plane.


An underfill layer 7 is provided in the gap G between the wiring board 2 and the semiconductor chip 3 and in the neighborhood of the gap G. The underfill layer 7 is formed so as to fill the opening 6a of the solder resist film 6 therewith. The underfill layer 7 serves to seal the gap G therewith and to protect the functional surface 3a, the connecting member 5, and an exposed part of the surface 2a exposed from the opening 6a.


An end electrode 8 that is electrically connected to the connecting member 5 through a wire (not shown) is formed at each end of the wiring board 2. The end electrode 8 leads from the surface 2a of the wiring board 2 to an external connection surface 2b which is the surface on the side opposite the surface 2a via the end face. In the end electrode 8, the semiconductor device 1 can establish an electric connection with other wiring boards (mounting boards).



FIGS. 2A to 2D are diagrammatic sectional views for explaining a method for producing the semiconductor device 1 shown in FIG. 1. The semiconductor device 1 can be obtained such that the semiconductor chip 3 is bonded to the wiring board 2 while causing the functional surface 3a of the semiconductor chip 3 to face the surface 2a of the wiring board 2, whereafter an underfill material 7P is injected into the opening 6a of the solder resist film 6, and the underfill material 7P is hardened, whereby the underfill layer 7 is formed.


In more detail, a substrate 15 in which a plurality of wiring boards 2 are formed is first prepared.


Thereafter, a liquid, photosensitive solder resist film 6 is applied (for example, according to a spin coat method) or is printed onto the whole of a surface 15a of the substrate 15 (i.e., a surface corresponding to the surface 2a of the wiring board 2), and the opening 6a greater in size than the semiconductor chip 3 is formed by exposure and development.


Thereafter, a semiconductor chip 3 having a projection electrode (bump) 18 connected to an electrode of a functional element 4 is prepared. The projection electrode 18 includes a solder material.


Thereafter, the substrate 15 is kept substantially horizontal while directing the surface 15a thereof upward. The semiconductor chip 3 is held while the surface opposite the functional surface 3a is being absorbed by a bonding tool 19 equipped with a heater for heating therein. The semiconductor chip 3 is caused to face the surface 15a of the substrate 15 while directing the functional surface 3a downward. FIG. 2A shows this state.


Thereafter, the projection electrode 18 of the semiconductor chip 3 is positionally adjusted for the contact with a connection pad 16 of the substrate 15, whereafter the bonding tool 19 is lowered so as to bond the semiconductor chip 3 with the substrate 15. In this case, the semiconductor chip 3 is heated by the bonding tool 19, and the solder material of the projection electrode 18 is melted by that heat, whereby the projection electrode 18 and the connection pad 16 are bonded together. As a result, the connecting member 5 by which the substrate 15 and the semiconductor chip 3 are mechanically bonded together is formed. The wiring formed on the surface 15a of the substrate 15 is electrically connected to the functional element 4 of the semiconductor chip 3 by means of the connecting member 5. As shown in FIG. 1, the functional element 4 is not formed in an end portion or periphery of the functional surface 3a of the semiconductor chip 3, so functional element 4 is formed only on a part of the functional surface of the semiconductor chip.


Thereafter, a dispenser 10 is disposed over the periphery of the opening 6a of the solder resist film 6, whereafter the underfill (sealing layer) material 7P is injected from the dispenser 10 into the opening 6a (see FIG. 2B).


The underfill material 7P enters the gap G between the substrate 15 and the semiconductor chip 3, and spreads on the surface 2a in the gap G by capillarity (see FIG. 2C, wherein the direction in which the underfill material 7P spreads is indicated by arrow “A”). The underfill material 7P is discharged from the dispenser 10 by a suitable quantity. When the gap G and the inside of the opening 6a of the solder resist film 6 are filled with the underfill material 7P, the dispenser 10 stops discharging the underfill material 7P. Thereafter, a process for hardening the underfill material 7P is performed, and the underfill layer 7 is formed in the opening 6a. As shown in FIG. 2D, the underfill or sealing layer 7P does not cover an upper surface of the solder resist film or insulating film 6 and the sealing layer covers a side face of the semiconductor chip 3 up to a middle portion thereof.


Thereafter, the substrate 15 is cut into wiring boards 2 (the cutting position is indicated by reference character “C” in FIG. 2A), and the end electrode 8 is formed at each end of the wiring board 2, thus the semiconductor device 1 of FIG. 1 is obtained.


As described above, the opening 6a of the solder resist film 6 is formed such that the semiconductor chip 3 completely falls within the opening 6a when the surface 15a is vertically viewed down in plane. Accordingly, a level difference caused by the opening 6a of the solder resist film 6 can be prevented from locating in the gap G between the substrate 15 and the semiconductor chip 3, and a space over the periphery of the opening 6a can be prevented from being restricted by the semiconductor chip 3.


Therefore, a void can be prevented from being generated that results from taking air into the underfill material 7P when the liquid underfill material 7P is injected into the gap G between the substrate 15 and the semiconductor chip 3. As a result, the reliability of the thus obtained semiconductor device 1 can be improved.


Since the underfill layer 7 has no void, a crack caused by a void does not occur even when the semiconductor device 1 is bonded with another wiring board according to, for example, a reflow method.



FIG. 3 is a diagrammatic sectional view of a semiconductor device according to a second embodiment of the present invention. In FIG. 3, the same reference character as in FIG. 1 is given to an element corresponding to each element of FIG. 1.


This semiconductor device 21 includes a wiring board 22 and a semiconductor chip 3 connected to the wiring board 22 while causing a functional surface 3a of the semiconductor chip 3 to face a surface 22a of the wiring board 22.


A solder resist film 6 is formed on the surface 22a of the wiring board 22. The solder resist film 6 has an opening 6a that is greater in size than the semiconductor chip 3, in other words, that is formed such that the semiconductor chip 3 completely falls within the opening 6a when the surface 22a is vertically viewed down in plane.


In the wiring board 22, metallic balls 23 are provided on an external connection surface 22b opposite the surface 22a. The metallic balls 23 are re-wired inside the wiring board 22 and/or on the surface of the wiring board 22, and are electrically connected to a connecting member 5 on the side of the surface 22a. The semiconductor device 21 can be bonded with other wiring boards (mounting boards) via the metallic balls 23.


When the semiconductor device 21 is produced, the same producing method as above (see FIGS. 2A to 2D) can be carried out using a substrate on which regions corresponding to a plurality of wiring boards 22 are densely formed, instead of the substrate 15. The metallic balls 23 may be bonded with this substrate before cutting the substrate into pieces of the wiring board 22, or may be bonded with the wiring boards 22 after cutting the substrate into pieces of the wiring board 22.


Although the embodiments of the present invention have been described as above, the present invention can be embodied in other forms. For example, two or more semiconductor chips 3 may be connected to the wiring boards 2 and 22 in a flip chip manner. In this case, the solder resist film 6 can have at least one opening 6a that completely includes each semiconductor chip 3 when the surfaces 2a and 22a are vertically viewed down in plane.


The embodiments of the present invention have been described in detail. However, these are merely concrete examples used to clarify the technical contents of the present invention, and the present invention should not be understood while being limited to these examples, and the spirit and scope of the present invention are limited only by the scope of the appended claims.

Claims
  • 1. A semiconductor device comprising: a wiring board,a semiconductor chip having a functional surface,a connecting member provided between one surface of the wiring board and the functional surface of the semiconductor chip, the connecting member extending a distance between the one surface of the wiring board and the functional surface of the semiconductor chip,a sealing material that seals a gap space between the wiring board and the semiconductor chip, andan electrode formed at the one surface of the wiring board and arranged outside of an outer periphery of the sealing material,wherein a lateral distance between an outer periphery of the semiconductor chip and the outer periphery of the sealing material is between 0.1 mm and a lateral distance from the outer periphery of the semiconductor chip to the electrode,wherein the wiring board includes an insulating pattern provided on the one surface thereof, the insulating pattern not overlapping with the sealing material when viewed in a plan view.
  • 2. The semiconductor device according to claim 1, wherein the sealing material seals at least a portion of a side surface of the semiconductor chip.
  • 3. The semiconductor device according to claim 2, wherein a thickness of the insulating pattern is thinner than a thickness of the connecting member.
  • 4. The semiconductor device according to claim 3, wherein the connecting member is provided within the outer periphery of the semiconductor chip.
  • 5. The semiconductor device according to claim 4, wherein the outer periphery of the sealing material has a surface portion, and a center of curvature of the surface portion is located to the one surface of the wiring board.
  • 6. The semiconductor device according to claim 5, wherein an electrical connecting pattern is formed at the one surface of the wiring board and the electrical connecting pattern is connected to the connecting member.
  • 7. The semiconductor device according to claim 6, wherein the functional surface of the semiconductor chip is provided in an area other than an edge of the semiconductor chip.
  • 8. The semiconductor device according to claim 7, wherein the sealing material is not provided at an opposite surface of the functional surface of the semiconductor chip.
  • 9. The semiconductor device according to claim 8, wherein the sealing material is provided at more than half of a height of the semiconductor chip.
  • 10. The semiconductor device according to claim 9, wherein the sealing material is an underfill material.
  • 11. The semiconductor device according to claim 10, wherein an external ball terminal is provided between the electrode and a center of the semiconductor chip in the plan view.
Priority Claims (1)
Number Date Country Kind
2004-282017 Sep 2004 JP national
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of co-pending application Ser. No. 16/703,266 filed on Dec. 4, 2019, and allowed on Jul. 8, 2020, which was a continuation of application Ser. No. 15/806,847 filed on Nov. 8, 2017 (now U.S. Pat. No. 10,522,494, issued on Dec. 31, 2019), which was a continuation of application Ser. No. 15/635,478, filed on Jun. 28, 2017 (now U.S. Pat. No. 9,831,204, issued on Nov. 28, 2017), which was a continuation of application Ser. No. 14/824,706, filed on Aug. 12, 2015 (now U.S. Pat. No. 9,721,865, issued on Aug. 1, 2017), which was a continuation of application Ser. No. 14/276,255, filed on May 13, 2014 (now U.S. Pat. No. 9,117,774, issued on Aug. 25, 2015), which was a continuation of application Ser. No. 13/782,580, filed on Mar. 1, 2013 (now U.S. Pat. No. 8,754,535, issued on Jun. 17, 2014), which was a continuation of application Ser. No. 10/594,561, filed on Sep. 27, 2006 (now U.S. Pat. No. 8,405,227, issued on Mar. 26, 2013), which was the National Stage of international application PCT/JP2005/013355, filed on Jul. 21, 2005. Furthermore, this application claims the benefit of priority of Japanese application 2004-282017, filed on Sep. 28, 2004. The disclosures of these prior International, U.S., and Japanese applications are incorporated herein by reference.

US Referenced Citations (56)
Number Name Date Kind
5218234 Thompson et al. Jun 1993 A
5510758 Fujita et al. Apr 1996 A
5710071 Beddingfield et al. Jan 1998 A
5726489 Matsuda et al. Mar 1998 A
5849606 Kikuchi et al. Dec 1998 A
6011312 Nakazawa et al. Jan 2000 A
6060768 Hayashida et al. May 2000 A
6153930 Hori Nov 2000 A
6153938 Kanda et al. Nov 2000 A
6157080 Tamaki et al. Dec 2000 A
6172423 Lee Jan 2001 B1
6181015 Gotoh et al. Jan 2001 B1
6208525 Imasu et al. Mar 2001 B1
6281450 Urasaki et al. Aug 2001 B1
6291264 Tang et al. Sep 2001 B1
6303219 Sawamura et al. Oct 2001 B1
6313533 Funaya et al. Nov 2001 B1
6351031 Iijima et al. Feb 2002 B1
6368895 Hori Apr 2002 B1
6459144 Pu et al. Oct 2002 B1
6515370 Hashimoto Feb 2003 B2
6518649 Iwane et al. Feb 2003 B1
6518659 Glenn Feb 2003 B1
6653720 Kameda Nov 2003 B2
6681982 Tung Jan 2004 B2
6710458 Seko Mar 2004 B2
6724084 Hikita et al. Apr 2004 B1
6734556 Shibata May 2004 B2
6744122 Hashimoto Jun 2004 B1
6853089 Ujiie et al. Feb 2005 B2
7045900 Hikita et al. May 2006 B2
7384863 Shibata Jun 2008 B2
7466030 Seko Dec 2008 B2
8076770 Kagaya et al. Dec 2011 B2
20010010393 Murakami Aug 2001 A1
20010015496 Watase et al. Aug 2001 A1
20010050441 Shivkumar et al. Dec 2001 A1
20020011664 Tanaka Jan 2002 A1
20020028533 Tang et al. Mar 2002 A1
20020043704 Seko Apr 2002 A1
20020056906 Kajiwara et al. May 2002 A1
20030087483 Iijima et al. May 2003 A1
20030183932 Tanaka Oct 2003 A1
20030201544 Maa et al. Oct 2003 A1
20030222342 Chao Dec 2003 A1
20040041262 Okamoto et al. Mar 2004 A1
20040061240 Seko Apr 2004 A1
20040108594 Toyosawa Jun 2004 A1
20040140572 Yamate et al. Jul 2004 A1
20040235287 Inoue et al. Nov 2004 A1
20050067715 Sunohara Mar 2005 A1
20050263909 Fukuta et al. Dec 2005 A1
20060170085 Fukuta et al. Aug 2006 A1
20080150159 Aberin et al. Jun 2008 A1
20080251942 Ohuchi et al. Oct 2008 A1
20110019125 Nakahama et al. Jan 2011 A1
Foreign Referenced Citations (26)
Number Date Country
S60171754 Sep 1985 JP
S60194548 Oct 1985 JP
H04290252 Oct 1992 JP
H06283561 Oct 1994 JP
H09153519 Jun 1997 JP
H1098075 Apr 1998 JP
H11163197 Jun 1999 JP
H11214586 Aug 1999 JP
2000082762 Mar 2000 JP
2000340715 Dec 2000 JP
2001093935 Apr 2001 JP
2001185653 Jul 2001 JP
2001217387 Aug 2001 JP
2002043352 Feb 2002 JP
2002289768 Oct 2002 JP
2003007766 Jan 2003 JP
2003100809 Apr 2003 JP
2004014651 Jan 2004 JP
2004186213 Jul 2004 JP
2005203488 Jul 2005 JP
2006066517 Mar 2006 JP
430964 Apr 2001 TW
448522 Aug 2001 TW
570311 Jan 2004 TW
M243784 Sep 2004 TW
2009116202 Sep 2009 WO
Non-Patent Literature Citations (1)
Entry
“Capillary Underfill and Mold Encapsulation Materials for Exposed Die Flip Chip Molded Matrix Array Package with Thin Substrate”, by Chee Choong Kooi et al., 2003 Electronics Packaging Technology Conference, pp. 324-330.
Related Publications (1)
Number Date Country
20210013168 A1 Jan 2021 US
Continuations (7)
Number Date Country
Parent 16703266 Dec 2019 US
Child 17039089 US
Parent 15806847 Nov 2017 US
Child 16703266 US
Parent 15635478 Jun 2017 US
Child 15806847 US
Parent 14824706 Aug 2015 US
Child 15635478 US
Parent 14276255 May 2014 US
Child 14824706 US
Parent 13782580 Mar 2013 US
Child 14276255 US
Parent 10594561 US
Child 13782580 US