The present application relates to a semiconductor package and a method for manufacturing the same, and more particularly, to a semiconductor package having a new redistribution layer in a fine pitch, and a method for manufacturing the same.
In general, manufacturing of a wafer level semiconductor package of a chip scale includes integrating circuits, such as transistors, on a wafer state semiconductor chip, forming a passivation film on a surface of the semiconductor chip to protect the semiconductor chip from external impacts, and forming a redistribution layer (RDL) that is a conductive metal interconnection line.
First, in an operation of providing a wafer, a designed circuit is integrated in a wafer-state semiconductor chip 10, and a bonding pad 12 is formed at a potential portion of an electrical input/output path of the circuit.
A die passivation 14 for protecting the integrated circuit is formed on the entire surface of the wafer-state semiconductor chip 10, and a first passivation film 16 is formed on the die passivation 14 (see
Here, a plurality of metal pads 12, sometimes called bonding pads 12, are formed on the semiconductor chip 10 in a predetermined array and exposed to the outside. Ends of a redistribution layer (RDL) 18 (
A seed layer 20 includes plating conductive lines for forming the redistribution layer 18. The seed layer 20 is formed throughout top surfaces of the first passivation film 16 and the bonding pad 12 by sputtering (see
Subsequently, photoresist 22 is coated throughout the surface of the wafer state semiconductor chip 10, and general exposure and development operations are performed on the photoresist 22, thereby exposing potential portions of the bonding pad 12 and the seed layer 20 on the semiconductor chip 10 (see
Subsequently, an electroplating process for forming the redistribution layer 18 is performed on the bonding pad 12 of the exposed semiconductor chip 10 and a potential region of a redistribution layer. If current is allowed to flow through the seed layer 20 in a state in which the seed layer 20 is put into a solution containing metal ions, the redistribution layer 18 is formed on a surface of the seed layer 20, that is, on a surface of the seed layer 20 formed on the bonding pad 12 and a surface of the potential region of a redistribution layer (see
Next, the photoresist 22 is stripped for removal (see
Meanwhile, a second passivation film 24 for preventing external impacts, moisture or other foreign materials from being applied to the redistribution layer 18 and preventing an electrical short from occurring to neighboring redistribution layers 18 is formed while encapsulating the redistribution layer 18 throughout the surfaces of the first passivation film 16 and the redistribution layer 18. An under bump metal (UBM) 30 that is a metallic electrode terminal is formed by plating a seed layer (not shown) at the other end of the redistribution layer 18 (see
Thereafter, the input/output terminal 32, such as a solder ball, is finally welded onto the under bump metal 30 (see
However, since a large number of process operations and an extended manufacturing time are required, the manufacturing method of the conventional wafer level package is problematic.
That is to say, after a photoresist for forming a redistribution layer is subjected to patterning and exposure and alignment, it is necessary to perform etching operations for removing the photoresist and the seed layer. That is to say, quite many process operations and extended time are required, resulting in an increase in the manufacturing cost.
In addition, as the wafer level package is manufactured to have a very small size, which is substantially the same as the size of each semiconductor chip, the input/output terminal 32, such as a solder ball, welded onto the under bump metal 30 needs to be very small. Accordingly, an adhered area of the input/output terminal 32 is very small, suggesting that the input/output terminal 32 has a weak adhesion strength at its adhering boundary. Thus, the input/output terminal 32 is prone to delamination even by trivial impacts.
Common reference numerals are used throughout the drawings and the detailed description to indicate the same elements.
One embodiment features that a fine pitch redistribution layer can be formed just by sputtering without using separate removal operations of photoresist and a seed layer.
Referring to
As illustrated in
Next, referring to
As the result of the patterning process, referring now to
Referring now to
Referring now to
Referring now to
Here, the first and second ring type photoresist patterns 112 and 116 are shaped of a circular, elliptic or rectangular ring. In particular, the first ring type photoresist pattern 112 is shaped of a circular ring surrounding the bonding pad 102 of the semiconductor chip 100.
In addition, the first and second ring type photoresist patterns 112 and 116 and the linear photoresist pattern 114 are simultaneously patterned by the exposure and development operations performed on the photoresist 118 attached to the semiconductor chip 100 to have the same height.
Next, referring to
The seed layer 120 includes a first seed layer 122 plated on the bonding pad 102 of the semiconductor chip 100 and second and third seed layers 124 and 126. More particularly, the seed layer 120 includes three electrically isolated portions that are the first seed layer 122, the second seed layer 124, and the third seed layer 126.
In more detail, referring to
Referring to
Referring to
Here, since the first, second, and third seed layers 122, 124, and 126 are independently formed, i.e., physically separated from one another, they have not been conductively connected yet.
Accordingly, referring to
That is to say, the first seed layer 122 plated on the bonding pad 102 of the semiconductor chip 100 and the second seed layer 124 plated on the first ring type photoresist pattern 112 are enclosed within and conductively connected to each other by means of the first conductive connection member 130.
In addition, referring now to
In one embodiment, the second conductive connection member 134 forms an input/output terminal for the semiconductor package. The second conductive connection member 134 is connected and welded to both the second seed layer 124 and the third seed layer 126, sometimes called a pair of redistribution layers. This prevents delamination of the second conductive connection member 134. Delamination is further prevented by connecting and welding the second conductive connection member 134 to the third seed layer 126 thus increasing the adherence area, i.e., the area to which the second conductive connection member 134 is connected.
The first and second conductive connection members 132 and 134 may be solder paste or solder ball.
Therefore, the first seed layer 122 plated on the bonding pad 102 of the semiconductor chip 100 and the second seed layer 124 plated on the first ring type photoresist pattern 112 are conductively connected to each other by means of solder paste or solder ball, i.e., the first conductive connection member 132. The second seed layer 124 plated on the second ring type photoresist pattern 116 and the third seed layer 126 existing in an interior region of the second seed layer 124 are conductively connected to each other by means of solder paste or solder ball, i.e., the second conductive connection member 134, thereby completing the semiconductor package according to one embodiment.
As described above, a redistribution layer 140 is formed from the redistribution layer pattern 110 including the seed layers 122, 124, 126 and the conductive connection members 132, 134. Since the redistribution layer 140 extending from the bonding pad 102 of the semiconductor chip 100 to the predetermined position 131 of the semiconductor chip 100 is configured by a redistribution layer pattern 110 of a photoresist 118 and a seed layer plated 120 thereon, removal operations of the redistribution layer pattern 110 and the seed layer 120 can be obviated, unlike the conventional redistribution layer, a manufacturing time can be shortened and the manufacturing cost can be reduced.
Meanwhile, an output signal of the semiconductor chip 100 may be output to a mother board of an electronic product sequentially passing by the bonding pad 102, the first seed layer 122, the first conductive connection member 132, the second seed layer 124 and the second conductive connection member 134.
This disclosure provides exemplary embodiments of the present invention. The scope of the present invention is not limited by these exemplary embodiments. Numerous variations, whether explicitly provided for by the specification or implied by the specification, such as variations in structure, dimension, type of material and manufacturing process, may be implemented by one skilled in the art in view of this disclosure.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0061321 | Jun 2012 | KR | national |