Certain embodiments of the disclosure relate to semiconductor chip packaging. More specifically, certain embodiments of the disclosure relate to a method and system for a semiconductor package having a high routing density patch which can comprise a silicon-less integrated module (SLIM).
Semiconductor packaging protects integrated circuits, or chips, from physical damage and external stresses. In addition, it can provide a thermal conductance path to efficiently remove heat generated in a chip, and also provide electrical connections to other components such as printed circuit boards, for example. Materials used for semiconductor packaging typically comprise ceramic or plastic, and form-factors have progressed from ceramic flat packs and dual in-line packages to pin grid arrays and leadless chip carrier packages, among others.
Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such systems with the present disclosure as set forth in the remainder of the present application with reference to the drawings.
Certain aspects of the disclosure may be found in a semiconductor package with high routing density patch, which can comprise a silicon-less integrated module (SLIM) to increase routing density. Example aspects of the disclosure include an electronic device comprising a semiconductor die bonded to a first surface of a substrate and a high routing density patch bonded to the substrate, wherein the high routing density patch comprises a denser trace line density than the first substrate. In some examples, the routing density of the high routing density patch can be in the submicron range. The electronic devise may also comprise an encapsulant encapsulating at least a portion of the semiconductor die, the high routing density patch, and the first surface of the substrate encapsulated utilizing an encapsulant, as well as metal contacts on a second surface of the substrate. A second semiconductor die may be bonded to the first surface of the substrate and the high routing density patch. The high routing density patch may provide electrical interconnection between the semiconductor die and the second semiconductor die. The substrate may be on an interposer, which may comprise silicon. The high routing density patch may have a thickness of 10 microns or less. The metal contacts may comprise solder balls. The substrate may have a thickness of 10 microns or less.
The die 101A and 101B may each comprise an integrated circuit die separated from a semiconductor wafer, and may comprise electrical circuitry such as digital signal processors (DSPs), network processors, power management units, audio processors, RF circuitry, wireless baseband system-on-chip (SoC) processors, sensors, and application specific integrated circuits, for example.
The patch 103 may, for example, comprise a thin high routing density patch that can provide high density interconnects between the semiconductor die 101A/101B, and/or between the die 101A/101B and the substrate 105. In the present example, patch 103 may comprise a silicon-less integrated module (SLIM) patch, such that there is substantially no silicon or other semiconductor in its layered structure, and/or no through-semiconductor via (TSV) therethrough. Patch 103 may be produced with two portions in some SLIM embodiments. A Back-End-Of-the-Line (BEOL) portion (see e.g, portion “a” of inset in
The conductive layer(s) in the patch 103 may comprise copper, nickel, and/or gold, for example. The SLIM structure can be substantially devoid of semiconductor material, such as in a silicon or glass interposer, because silicon and glass are more lossy compared to the dielectric/metal structure of the SLIM structure. Furthermore, SLIM structures can be thinner than silicon or glass interposers, and/or can provide finer pitch for conductive traces thereat.
The patch 103 may be 5-10 μm thick (or, for example, <5 μm thick), and may comprise rows and/or columns of interconnections with high routing density, such as 0.5-1.0 μm line and/or line spacing between lines (or, for example, <0.5 μm lines or line spacing), and/or a 30 μm pitch for the columns (or, for example, <30 μm pitch), for example, but the disclosure is not so limited as larger or smaller trace line or line spacing size/pitch may be utilized depending on the desired interconnect density. The patch 103 may comprise one or more metal layers 106 and dielectric layers 108 (see, e.g.,
The substrate 105 may comprise a substrate with a dielectric/metal layered structure, but may have lower routing density, enabling a lower cost structure than the higher cost high routing density interconnects of patch 103. Substrate 105 may comprise one or more metal layers 116 and dielectric layers 118 (see, e.g.,
The underfill material 107 may be utilized to fill the space between the die 101A/101B, and/or between the die 101A/101B and the substrate 105, and/or between the die 101A/101B and the patch 103. Underfill material 107 may provide mechanical support for the bond between the die 101A/101B and the substrate 105, and between the die 101A/101B and the patch 103, as well as provide protection for the metal contacts 109. The height of the underfill material may be on the order of 10-25 μm, for example. The underfill material 107 may comprise a pre-applied underfill or a capillary underfill applied following the bonding of the die 101A/101B to the substrate 105. In an example scenario, the underfill material 107 may comprise a non-conductive paste.
The encapsulant 115 may comprise an epoxy material or mold compound, for example, that may protect the die, patch 103, and substrate 103 from the external environment and provide physical strength for the package 100. It should be noted that the encapsulant is an optional structure, and may be excluded when the substrate 105 provides enough physical strength for the package 100, for example.
The metal contacts 109 may comprise various types of metal (or conductive) interconnects for bonding a die to a substrate, such as micro-bumps, metal pillars, solder bumps, solder balls, for example. In an example scenario, the metal contacts 109 comprise copper pillars with a solder bump (or cap) for reflowing and bonding to contact pads on the substrate 105. In the same or other examples, metal contacts 109 may comprise a fine pitch of approximately 20-50 μm, and/or a coarse pitch of approximately 90-100 μm.
The contact structures 111 may comprise metal pillars, solder bumps, solder balls, microbumps, or lands, for example. The contact structures may have different size ranges, such as bumps of 100-200 μm, or micro bumps/pillars of 20-100 μm. In instances where solder bumps are used, the contact structures may comprise one or more solder metals that melt at a lower temperature than the other metals, such that upon melting and subsequent cooling, the contact structures 111 provide mechanical and electrical bonding between the semiconductor package 100 and an external circuit board or other package. The contact structures 111 may comprise a ball grid array (BGA) or land grid array (LGA), for example. Though solder balls are illustrated, the contacts 111 may comprise any of a variety of types of contacts.
The UBM 113 may comprise thin metal layer(s) formed on the substrate 105 for receiving the contact structures 111. The UBM 113 may comprise a single or multiple layers comprising materials such as copper, chrome/chrome-copper alloy/copper (Cr/Cr—Cu/Cu), titanium-tungsten alloy/copper (Ti—W/Cu), aluminum/nickel/copper (Al/Ni/Cu), or other suitable metal for making contact with the substrate 105 and the contact structures 111.
The cost to design an entire system-on-chip (SOC) into finer CMOS technology nodes, such as 10 nm CMOS (i.e., 10 nm gate length CMOS process) can be prohibitive. Die sizes are not shrinking fast, due to some components in the die that do not scale down in x-y size at the next technology node. SRAM used for L0 or L1 cache is an example of die size not scaling down with gate size. The net outcome is that 10 nm defect density of the 10 nm node may be much higher due to manufacturing complexity, and may double the cost of 14/15 nm CMOS per wafer, while the resulting die size is not reduced much, if at all.
For these reasons, the 10 nm silicon CMOS node may advantageously be utilized for those items where the payback in performance (from the faster transistors) is needed (e.g. CPU cores, GPU cores, etc.), and the other functions of the die may be adequately fabricated in an older node, for example 28 nm or 14 nm. This means breaking what has historically been a single die SOC into a multi-die solution, where the functionality of the separate die is re-integrated at the IC package level. This is called “die split” or “die deconstruction”. Various platforms for such a design may utilize a through-semiconductor via (TSV) or through-glass via (TGV) interposer approach. However, such an interposer may be relatively costly and thick (50-200 mm, at least), so to permit a lower cost and smaller device, especially for smaller packages such as those in the mobile market, the high routing density patch and/or substrate of the present disclosure may be utilized.
It should be noted that the SLIM patch/substrate is not only applicable to technology nodes at or lower than 10 nm. Accordingly, the SLIM patch/substrate may be used in any application where high density interconnects are desired, particularly in a small area where a patch may be most space and cost effective. For example, SLIM patch/substrates may be used with 14 nm technology.
In a die split, the required signal routing density may be very demanding for the areas of the two die immediately adjacent to one another, as illustrated in the inset of
In an example scenario, if an area needing higher routing density, i.e., the area shown in the inset of
In an example scenario, the substrate 105 and the patch 103 and may be formed on or supported by thicker support structures, like substrates 201 and 203 respectively, that may be in wafer or die form, for example. In an example scenario, the substrate 201 may comprise a silicon or glass wafer, and the substrate 203 may comprise a silicon or glass die that was diced wafer. Alternatively, the substrates 201 and 203 may both be in wafer form.
The patch 103 may be bonded to the substrate 105 utilizing various bonding technologies (e.g., adhesive, thermoconductive bonding, relatively high-temperature reflow, etc.). In instances where the patch 103 includes the substrate 203 for physical support when handling and bonding to the substrate 105, the substrate 203 may be substantially or fully removed before or after bonding.
Referring to
The semiconductor die 101A and 101B and the underfill 107 may be encapsulated by the encapsulant 115 for environmental protection and/or physical strength of the package. The encapsulant 115 is an optional structure, and may be excluded when the substrate 105 provides enough physical strength for the package 100, for example. In instances when the encapsulant 115 is utilized, the substrate 201 may be removed by etching or chemical-mechanical polishing, for example.
Finally, in
In this example, the patch 303, which can comprise a high routing density patch similar to patch 103, may be bonded to the bottom surface of the substrate 305, which can be similar to substrate 105. As the thickness of the patch 303 may be on the order of 5 μm thick or even less, and a few millimeters per side in area, it does not preclude the use of BGA bonding of the semiconductor package 300 or the utilization of any of a variety of different contact structures having a standoff greater than 5 μm. Similarly, the substrate 305 can comprise a SLIM substrate, but with lower routing density compared to the patch 303.
The underfill material 315 may be utilized to fill the space between the patch 303 and the substrate 305, and may provide mechanical support for the bond between the structures as well as provide protection for the patch contacts 317. The underfill material 315 may, for example, comprise a pre-applied underfill or a capillary underfill applied following the bonding of the patch 303 to the substrate 305. In an example scenario, the underfill material 313 may comprise a non-conductive paste.
The patch contacts 317 may comprise various types of metal interconnects for bonding the patch 303 to the substrate 305, such as micro-bumps, metal pillars, solder bumps, solder balls, etc.
The metal contacts 309 may comprise various types of metal interconnects for bonding a die to a substrate, such as metal pillars, solder balls, micro-bumps, etc. In an example scenario, the metal contacts 309 comprise copper pillars with a solder bump (or cap) for a reflow process to bond the metal contacts 309 to the contact pads in the metal layer 306 on the substrate 305.
In
In
Finally, the contact structures 311 may be formed on the UBM 313, resulting in the final structure, the semiconductor package 300. A reflow process may be utilized to adhere the contact structures 311, which may comprise solder balls, for example, to the UBM 313. As explained herein, the method and structure shown and discussed with regard to
In this example, the patch 503, which can comprise a high routing density patch, may be bonded to the top surface of interposer 510. The thickness of the structures in
The substrate 505 is shown in cross-section in
The interposer 510 (and any interposer discussed herein) may comprise, for example, a silicon or glass interposer with TSVs, or a laminate interposer, with insulating and conductive materials for providing electrical contact between the die 501A/501B and a structure to which the interposer 510 is bonded, either via the patch 503 or the substrate 505. Metal contacts in or on the metal layers 506 in the substrate 505 may be electrically coupled to vias 512 in the interposer 510, as shown in
The metal contacts 509 may be of different height based on whether they are bonded to the patch 503 or substrate 505, in instances where the thickness of these structures are different. The patch 503 may be thicker than the substrate 505 when the patch comprises multiple layers for a large number of high routing density interconnections between the die 501A and 501B and other structures coupled to the interposer 510. Alternatively, the patch 503 may be thinner than the substrate 505 (e.g., resulting in longer metal contacts 509 for connection to the patch 503 than for connection to the substrate 505) or the same thickness (e.g., resulting in a generally consistent contact length for both connection to the patch 503 and the substrate 505).
An underfill material 507 may be formed between the die 501A/501B and the substrate 505 and the patch 503 as well as between the die 501A/501B. In an example scenario, the underfill material 507 may be formed in a capillary underfill process. In an alternative scenario, the underfill material 507 may be pre-applied underfill and assist in bonding the metal contacts 509 to the substrate 510. The resulting structure is shown in
The interposer 510, for example, may comprise a silicon substrate with TSVs 512 for electrically coupling the die 501A and 501B to an external printed circuit board or other external devices via the metal contacts 509 and the patch/substrate 503/505. By incorporating a high routing density patch, the patch 503, with the interposer 510, costs may be greatly reduced, since the patch 503 includes the high density interconnects such that the layer count of the thin film routing in the interposer 510 may be reduced.
Other variations are envisioned. For example, substrate 105 (
In an embodiment of the disclosure, a method and system are disclosed for a semiconductor package having a high routing density patch which can comprise a silicon-less integrated module (SLIM). In this regard, aspects of the disclosure may comprise bonding a semiconductor die to a first surface of a substrate and a high routing density patch bonded to the substrate. The semiconductor die, the high routing density patch, and the substrate may be encapsulated utilizing an encapsulant.
Metal contacts may be formed on a second surface of the substrate. A second semiconductor die may be bonded to the first surface of the substrate and the high routing density patch. The high routing density patch may provide electrical interconnection between the semiconductor die. The substrate may be bonded to an interposer. The high routing density patch may have a thickness of 10 microns or less. The metal contacts may comprise solder balls. The substrate may have a thickness of 10 microns or less.
A portion of the thickness of the high routing density patch may comprise alternating layers of metal and inorganic dielectric layers (BEOL structure) and another portion of the thickness of the high routing density patch may comprise alternating layers of metal and organic dielectric layers.
In one embodiment of the disclosure, a semiconductor die may be bonded to a first surface of a substrate and a high routing density patch bonded to a second surface of the substrate opposite to the first surface, wherein the substrate and the high routing density patch comprise no semiconductor layers. At least a portion of the semiconductor die and the substrate may be encapsulated utilizing an encapsulant and metal contacts may be on the second surface of the substrate.
A second semiconductor die may be bonded to the first surface of the substrate. The high routing density patch may provide electrical interconnection between the semiconductor die and the second semiconductor die. The high routing density patch may have a thickness of 10 microns or less.
In some examples, there can be embodiments where substrate 105, 305, and/or 505 need not be a SLIM substrate, but can be, for example, a laminate interposer or a silicon/glass interposer with vias, such as described with respect to interposer 510.
While the disclosure has been described with reference to certain embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present disclosure. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present disclosure without departing from its scope. Therefore, it is intended that the present disclosure not be limited to the particular embodiments disclosed, but that the present disclosure will include all embodiments falling within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6656827 | Tsao et al. | Dec 2003 | B1 |
7402901 | Hatano et al. | Jul 2008 | B2 |
7781883 | Sri-Jayantha | Aug 2010 | B2 |
8531032 | Yu et al. | Sep 2013 | B2 |
8872326 | Lin | Oct 2014 | B2 |
8901748 | Manusharow | Dec 2014 | B2 |
8916981 | Xiu et al. | Dec 2014 | B2 |
8946900 | Qian | Feb 2015 | B2 |
9026872 | Camarota | May 2015 | B2 |
9147663 | Liu et al. | Sep 2015 | B2 |
9240377 | Qian et al. | Jan 2016 | B2 |
10074630 | Kelly et al. | Sep 2018 | B2 |
10192810 | Karhade | Jan 2019 | B2 |
10672740 | Kelly et al. | Jun 2020 | B2 |
11289451 | Kelly | Mar 2022 | B2 |
20060226527 | Hatano | Oct 2006 | A1 |
20080001310 | Sathe | Jan 2008 | A1 |
20090244874 | Mahajan et al. | Oct 2009 | A1 |
20100327424 | Braunisch et al. | Dec 2010 | A1 |
20110044015 | Koide et al. | Feb 2011 | A1 |
20120161331 | Gonzalez et al. | Jun 2012 | A1 |
20130168854 | Karikalan et al. | Jul 2013 | A1 |
20130168860 | Karikalan et al. | Jul 2013 | A1 |
20130214425 | Marais et al. | Aug 2013 | A1 |
20130217188 | Wang et al. | Aug 2013 | A1 |
20140091474 | Starkston | Apr 2014 | A1 |
20140117555 | Liang | May 2014 | A1 |
20140264791 | Manusharow et al. | Sep 2014 | A1 |
20140284785 | Sung et al. | Sep 2014 | A1 |
20140299999 | Hu et al. | Oct 2014 | A1 |
20150001729 | Lan | Jan 2015 | A1 |
20150069595 | Chen et al. | Mar 2015 | A1 |
20150084210 | Chiu et al. | Mar 2015 | A1 |
20150116965 | Kim et al. | Apr 2015 | A1 |
20150340353 | Starkston et al. | Nov 2015 | A1 |
20160056125 | Pan et al. | Feb 2016 | A1 |
20160141234 | We | May 2016 | A1 |
Number | Date | Country |
---|---|---|
103258806 | Aug 2013 | CN |
10-2013-0076749 | Jul 2013 | KR |
I553775 | Oct 2016 | TW |
Entry |
---|
Taiwan Patent Search Report, TW105111577, dated Apr. 14, 2016, 2 pages. |
Taiwanese Office Action for TW105111577, dated Jan. 6, 2022, 6 pages. |
Taiwanese Official Letter and Search Report for Appln. No. 109109645, completed Jul. 15, 2022, 10 pages. |
Korean Office Action for KR10-2013-2016-0045827, dated Aug. 8, 2022, 12 pages. |
Taiwanese Office Action for Appln No. TW12111941, dated Oct. 26, 2023, 13 pages. |
Number | Date | Country | |
---|---|---|---|
20220223563 A1 | Jul 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16890053 | Jun 2020 | US |
Child | 17706848 | US | |
Parent | 16127575 | Sep 2018 | US |
Child | 16890053 | US | |
Parent | 14686725 | Apr 2015 | US |
Child | 16127575 | US |