Claims
- 1. A substrate for carrying a plurality of semiconductor devices, comprising:
a substantially planar member; at least one opening formed through said substantially planar member; a first set of conductive areas positioned on a first side of said substantially planar member, adjacent to said at least one opening; and a second set of conductive areas positioned on said first side and arranged to mirror an arrangement of bond pads of a semiconductor device to be secured said first side.
- 2. The carrier substrate of claim 1, wherein said at least one opening is positioned to expose bond pads of another semiconductor device upon placement thereof adjacent a second side of said substantially planar member.
- 3. The carrier substrate of claim 2, wherein said at least one opening is configured to receive a plurality of discrete conductive elements extending from said bond pads of said another semiconductor device.
- 4. The carrier substrate of claim 1, wherein a second side of said substantially planar member includes no conductive areas thereon.
- 5. The carrier substrate of claim 1, further comprising:
at least one recess formed in said second side.
- 6. The carrier substrate of claim 5, wherein said at least one opening is located at least partially within said at least one recess.
- 7. The carrier substrate of claim 5, wherein said at least one recess is configured to at least partially receive another semiconductor device.
- 8. The carrier substrate of claim 5, wherein said at least one recess is configured to completely receive another semiconductor device.
- 9. The carrier substrate of claim 1, further comprising:
at least one wall protruding from at least said first side of said substantially planar member.
- 10. The carrier substrate of claim 9, wherein said at least one wall surrounds at least said first and second sets of conductive areas.
- 11. The carrier substrate of claim 9, further comprising:
at least another wall protruding from a second side of said substantially planar member and configured to at least partially laterally surround another semiconductor device upon positioning said another semiconductor device adjacent to said second side.
- 12. The carrier substrate of claim 9, further comprising:
at least one lid configured to be disposed on said at least one wall.
- 13. The carrier substrate of claim 12, wherein said at least one wall has a height that is substantially the same as or greater than a distance the semiconductor device will protrude above said first side upon connection of the bond pads of the semiconductor device to said second set of conductive areas.
- 14. The carrier substrate of claim 13, wherein said at least one lid is configured to contact a back side of the semiconductor device.
- 15. The carrier substrate of claim 14, wherein said at least one lid comprises a heat sink.
- 16. The carrier substrate of claim 1, further comprising at least one wall protruding from at least a second side of said substantially planar member.
- 17. The carrier substrate of claim 16, wherein said at least one wall is configured to at least partially laterally surround another semiconductor device upon positioning said another semiconductor device adjacent to said second side.
- 18. The carrier substrate of claim 1, comprising a plurality of openings.
- 19. The carrier substrate of claim 18, comprising a first set of conductive areas corresponding to each opening of said plurality of openings.
- 20. The carrier substrate of claim 1, comprising a plurality of second sets of conductive areas, each mirroring an arrangement of bond pads of different, corresponding semiconductor devices to be positioned over said first side.
- 21. A method for designing a carrier substrate, comprising:
configuring at least one die attach region on each of a first side and a second side of a substantially planar member; configuring at least one opening through said substantially planar member; configuring at least one first set of conductive areas on said first side and adjacent to said at least one opening; configuring at least one second set of conductive areas on said first side and in an arrangement that mirrors an arrangement of bond pads of a semiconductor device to be positioned over said first side.
- 22. The method of claim 21, wherein said configuring said at least one opening comprises configuring said at least one opening at a location that bond pads of at least another semiconductor device to be positioned adjacent a second side of said substantially planar member will be exposed therethrough.
- 23. The method of claim 22, wherein said configuring said at least one opening comprises configuring said at least one opening to receive a plurality of discrete conductive elements protruding from the at least another semiconductor device.
- 24. The method of claim 21, wherein conductive areas are only configured on said first side.
- 25. The method of claim 21, further comprising:
configuring at least one recess in a second side of said substantially planar member.
- 26. The method of claim 25, wherein said configuring said at least one recess comprises configuring said at least one recess to communicate with said at least one opening.
- 27. The method of claim 21, further comprising:
configuring at least one wall on at least one of said first side and a second side of said substantially planar member.
- 28. The method of claim 27, wherein said configuring said at least one wall comprises configuring said at least one wall to at least partially laterally surround at least one of the at least one semiconductor device and the at least another semiconductor device.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/397,363, filed Sep. 16, 1999, pending, which is a continuation of application Ser. No. 09/300,620, filed Apr. 27, 1999, now U.S. Pat. No. 6,091,143, issued Jul. 18, 2000, which is a continuation of application Ser. No. 09/158,467, filed Sep. 22, 1998, now U.S. Pat. No. 5,936,305, issued Aug. 10, 1999, which is a continuation of application Ser. No. 08/974,796, filed Nov. 20, 1997, now U.S. Pat. No. 5,811,879, issued Sep. 22, 1998, which is a file wrapper continuation of application Ser. No. 08/673,628, filed Jun. 26, 1996, abandoned.
Continuations (5)
|
Number |
Date |
Country |
Parent |
09397363 |
Sep 1999 |
US |
Child |
09934094 |
Aug 2001 |
US |
Parent |
09300620 |
Apr 1999 |
US |
Child |
09397363 |
Sep 1999 |
US |
Parent |
09158467 |
Sep 1998 |
US |
Child |
09300620 |
Apr 1999 |
US |
Parent |
08974796 |
Nov 1997 |
US |
Child |
09158467 |
Sep 1998 |
US |
Parent |
08673628 |
Jun 1996 |
US |
Child |
08974796 |
Nov 1997 |
US |