Generally, through silicon vias may be formed in a semiconductor substrate in order to provide electrical connections to a backside of the semiconductor substrate. By providing such an electrical connection, the possibility of connecting the semiconductor substrate may be expanded beyond electrical connections located on only a single side of the semiconductor substrate as in previous generations of semiconductor processes. This expansion allows for, among other things, a three-dimensional stacking of semiconductor dies, with connections going through the through silicon vias and providing power, ground, and signal lines throughout the three-dimensional stack.
To form the through silicon vias, an opening may be formed on an active side of the semiconductor substrate, wherein the opening extends into the semiconductor substrate further than active devices located in or on the semiconductor substrate. These openings may then be filled with a conductive material. After the openings have been filled, the backside of the semiconductor substrate may be thinned through, e.g., a chemical mechanical polishing (CMP) or etching process in order to expose the conductive material, thereby leaving a planar surface between the conductive material and the surrounding materials. A conductive glue layer may then be formed over the planar surface in order to provide an interface between the through silicon via and a contact to be formed.
However, the relatively smaller diameter of the through silicon via in relation to the contact can cause a non-uniform current distribution known as current crowding to occur at the interface between the through silicon via and the glue layer. This current crowding, in addition to being a problem in itself, can also induce electromagnetic failure and cause the formation of hillocks and voids within the structure.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the embodiments, and do not limit the scope of the embodiments.
The embodiments will be described with respect to embodiments in a specific context, namely a through silicon via. The embodiments may also be applied, however, to other conductive contacts.
With reference now to
The through silicon via (TSV) openings 111 may be formed into the first side 102 of the semiconductor substrate 101. The TSV openings 111 may be formed by applying and developing a suitable photoresist (not shown), and removing semiconductor substrate 101 that is exposed to the desired depth. The TSV openings 111 may be formed so as to extend into the semiconductor substrate 101 at least further than the active devices 103 formed within and/or on the semiconductor substrate 101, and may extend to a depth greater than the eventual desired height of the semiconductor substrate 101. Accordingly, while the depth is dependent upon the overall design of the semiconductor die 100, the depth may be between about 20 μm and about 200 μm from the active devices 103 on the semiconductor substrate 101, such as a depth of about 100 μm from the active devices 103 on the semiconductor substrate 101.
Once the TSV openings 111 have been formed within the semiconductor substrate 101, the TSV openings 111 may be lined with a liner 113. The liner 113 may be, e.g., an oxide formed from tetraethylorthosilicate (TEOS) or silicon nitride, although any suitable dielectric material may alternatively be used. The liner 113 may be formed using a plasma enhanced chemical vapor deposition (PECVD) process, although other suitable processes, such as physical vapor deposition or a thermal process, may alternatively be used. Additionally, the liner 113 may be formed to a thickness of between about 0.1 μm and about 5 μm, such as about 1 μm.
Once the liner 113 has been formed along the sidewalls and bottom of the TSV openings 111, a barrier layer (not shown) may be formed and the remainder of the TSV openings 111 may be filled with first conductive material 115. The first conductive material 115 may comprise copper, although other suitable materials such as aluminum, alloys, doped polysilicon, combinations thereof, and the like, may alternatively be utilized. The first conductive material 115 may be formed by electroplating copper onto a seed layer (not shown), filling and overfilling the TSV openings 111. Once the TSV openings 111 have been filled, excess liner 113, barrier layer, seed layer, and first conductive material 115 outside of the TSV openings 111 may be removed through a planarization process such as chemical mechanical polishing (CMP), although any suitable removal process may be used.
The active devices 103 are represented in
The metallization layers 105 are formed over the first side 102 of the semiconductor substrate 101 and the active devices 103 and are designed to connect the various active devices 103 to form functional circuitry. While illustrated in
Once the processes performed on the first side 102 of the semiconductor substrate 101 have reached a suitable point for processing to occur on the second side 104 of the semiconductor substrate 101, a carrier 117 may be attached to the semiconductor die 100 with an adhesive 119. The carrier 117 may comprise, for example, glass, silicon oxide, aluminum oxide, and the like. In an embodiment, the adhesive 119 may be used to glue the carrier 117 to the semiconductor die 100. The adhesive 119 may be any suitable adhesive, such as an ultraviolet (UV) glue, which loses its adhesive property when exposed to UV lights. The carrier may have a thickness that may be greater than about 12 mils.
Alternatively, the carrier 117 may comprise a suitable carrier tape. If a carrier tape is utilized, the carrier tape may be the commonly known blue tape. The carrier tape may be attached to the semiconductor die 100 using a second adhesive (not shown) located on the carrier tape.
As one of ordinary skill in the art will recognize, the above-described process for forming the TSVs 201 is merely one method of forming the TSVs 201, and other methods are also fully intended to be included within the scope of the embodiments. For example, forming the TSV openings 111, filling the TSV openings 111 with a dielectric material, thinning the second side 104 of the semiconductor substrate 101 to expose the dielectric material, removing the dielectric material, and filling the TSV openings 111 with a conductor prior to recessing the second side 104 of the semiconductor substrate 101 may also be used. This and all other suitable methods for forming the TSVs 201 into the first side 102 of the semiconductor substrate 101 are fully intended to be included within the scope of the embodiments.
Alternatively, the TSVs 201 may be formed to extend through the metallization layers 105. For example, the TSVs 201 may be formed either after the formation of the metallization layers 105 or else even partially concurrently with the metallization layers 105. For example, the TSV openings 111 may be formed in a single process step through both the metallization layers 105 and the semiconductor substrate 101. Alternatively, a portion of the TSV openings 111 may be formed and filled within the semiconductor substrate 101 prior to the formation of the metallization layers 105, and subsequent layers of the TSV openings 111 may be formed and filled as each of the metallization layers 105 are individually formed. Any of these processes, and any other suitable process by which the TSVs 201 may be formed, are fully intended to be included within the scope of the embodiments.
The first passivation layer 301 may be formed conformally over the second side 104 of the semiconductor substrate 101 and the TSVs 201, and may be formed to have a thickness of between about 0.1 μm and about 5 μm, such as about 1 μm. By forming the first passivation layer 301 conformally, the first passivation layer 301 may have two upper surfaces, a top upper surface 303 located above the tops of the TSVs 201 and a bottom upper surface 305 located below the tops of the TSVs 201.
The recessing of the first passivation layer 301 and the liner 113 may continue until the sidewalls of the TSVs 201 protrude between about 0.1 μm and about 5 μm from the first passivation layer 301, such as about 1 μm. However, the recessing may be stopped prior to the complete removal of the first passivation layer 301 and the liner 113 from the sidewalls of the TSVs 201. As such, a stair step pattern may be formed between the bottom upper surface 305 of the first passivation layer 301; the top upper surface 303 and the liner 113; and the top surface of the TSVs 201.
In an embodiment in which the first passivation layer 301 and the liner 113 are similar materials, such as materials that have a similar etch selectivity, the first passivation layer 301 and the liner 113 may be recessed in a single process step. Alternatively, if the first passivation layer 301 and the liner 113 are different materials, or even if separate process steps are desired, the first passivation layer 301 may be recessed in one process step and the liner 113 may be recessed in a separate process step. As such, the first passivation layer 301 may be either recessed more or less than the liner 113 as, for example, the TSVs 201 may protrude from the liner 113 a distance of about 0.1 μm to about 5 μm, such as about 2 μm, and may protrude from the first passivation layer 301 a distance of about 0.1 μm to about 5 μm, such as about 2 μm. Any suitable combination of process steps used to recess the first passivation layer 301 and the liner 113 may alternatively be used, and all such combinations are fully intended to be included within the embodiments.
Once the seed layer 701 has been formed, a photoresist (not shown) may be formed to cover the seed layer 701, and the photoresist may be patterned to expose those portions of the seed layer 701 that are located where the contact pad 703 and redistribution layer 705 are desired. For example, the photoresist may be patterned to form the shape of the contact pad 703 over one of the TSVs 201 while the photoresist may also be patterned over two other TSVs 201 in order to provide a redistribution layer 705 to connect the two TSVs 201.
After the photoresist has been patterned, second conductive material 707 may be plated onto the seed layer 701 to form the contact pad 703 and the redistribution layer 705. The second conductive material 707 may comprise copper, although other suitable materials such as aluminum, alloys, doped polysilicon, combinations thereof, and the like, may alternatively be utilized. The second conductive material 707 may be formed to a thickness of between about 1 μm and about 10 μm, such as about 3 μm, and may be formed by electroplating copper onto the patterned seed layer 701, although any suitable alternative process for the formation of the second conductive material 707 may alternatively be utilized.
Once the second conductive material 707 has been formed, the photoresist may be removed through a suitable removal process such as ashing. Additionally, after the removal of the photoresist, those portions of the seed layer 701 that were covered by the photoresist may be removed through, for example, a suitable etch process using the second conductive material 707 as a mask.
Once formed, the second passivation layer 911 may be patterned in order to expose the contact pad 703 and the redistribution layer 705. The patterning of the second passivation layer 911 may be performed using a photolithographic masking and etching process, whereby a photoresist (not shown) is formed over the second passivation layer 911 and exposed to a desired pattern. After exposure, the photoresist is developed to remove the desired portions of the second passivation layer 911 and define an opening 915 that exposes the underlying portions of the contact pad 703 and the redistribution layer 705.
Once the desired portions of the contact pad 703 and the redistribution layer 705 have been exposed, second conductive bumps 913 may be formed to establish an electrical connection to the contact pad 703 and the redistribution layer 705. The second conductive bumps 913 may be formed in a similar fashion and of similar materials as the first conductive bumps 107 (discussed above with respect to
The first external device 901 may be, for example, a printed circuit board, a semiconductor packaging substrate, or, as illustrated in
The second external device 902, similar to the first external device 901, may also be, e.g., a third semiconductor die, a semiconductor packaging substrate, or, as illustrated in
In the embodiment illustrated in
In accordance with an embodiment, a method comprising forming a through silicon via in a substrate, the through silicon via having sidewalls covered by a liner, is provided. A passivation layer is formed conformally over the substrate and over the liner, and the passivation layer and the liner are recessed to expose the sidewalls of the through silicon via. A conductive material is formed in contact with the sidewalls of the through silicon via.
In accordance with another embodiment, a method comprising forming a liner in an opening in a first side of a semiconductor substrate and filling the opening with a first conductive material is provided. A second side of the semiconductor substrate is thinned to expose the liner and the semiconductor substrate is recessed such that the first conductive material protrudes from the second side of the semiconductor substrate. A passivation layer is formed over the second side of the semiconductor substrate and the first conductive material, the passivation layer having a first portion adjacent to and in contact with the second side and a second portion over the first portion and extending along a sidewall of the first conductive material. The first portion of the passivation layer and the liner are recessed to expose a sidewall of the first conductive material, and a second conductive material is formed in physical contact with the sidewall and a top surface of the first conductive material.
In accordance with yet another embodiment, a semiconductor device comprising a through silicon via protruding from a substrate, the through silicon via having a sidewall is provided. A liner extends along the sidewall away from the substrate, the liner terminating prior to reaching a top surface of the through silicon via. A passivation layer comprises a first upper surface a first distance away from the substrate and a second upper surface a second distance away from the substrate, the second distance being greater than the first distance, the second upper surface being adjacent to the liner. A conductive material is over and in physical contact with the sidewall and the top surface of the through silicon via.
In accordance with yet another embodiment, a semiconductor device comprising a through silicon via protruding from a substrate, the through silicon via having a sidewall, is provided. A liner extends along the sidewall away from the substrate, the liner terminating prior to reaching a top surface of the through silicon via. A passivation layer comprises a first upper surface a first distance away from the substrate and a second upper surface a second distance away from the substrate, the second distance being greater than the first distance, the second upper surface being adjacent to the liner. A conductive material is over and in physical contact with the sidewall and the top surface of the through silicon via.
In accordance with yet another embodiment, a semiconductor device comprising a through silicon via in a substrate, the through silicon via comprising sidewalls, is provided. A dielectric liner is adjacent to the sidewalls. A dielectric layer is over the substrate and adjacent to the dielectric liner, the dielectric layer having two different thicknesses, wherein the sidewall extends further from the substrate than the dielectric layer. A conductive material is in contact with the sidewalls of the through silicon via.
In accordance with yet another embodiment, a semiconductor device comprising a passivation layer over a first side of a substrate is provided. An opening is through the passivation layer and through the substrate and a liner is within the opening. A first conductive material is within the opening, wherein the first conductive material has a first portion that protrudes from the passivation layer over the first side of the substrate, the first portion having sidewalls, wherein the passivation layer has a second portion with a first thickness adjacent to and in contact with the first side of the substrate and a third portion with a second thickness extending along a sidewall of the first conductive material. A second conductive material is in physical contact with the sidewall of the first conductive material and a top surface of the first conductive material.
Although embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the embodiments. For example, the precise method and materials used to form the through silicon vias may be altered while still remaining within the scope of the embodiments. Additionally, composite layers may be used for the passivation layer or the liner while also still remaining within the scope of the embodiments.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present embodiments, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the embodiments. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
This application is a continuation of U.S. patent application Ser. No. 14/221,001, entitled “Through Silicon Via Structure,” filed on Mar. 20, 2014, which is a divisional of U.S. patent application Ser. No. 13/157,137 entitled “Through Silicon Via Structure and Method” filed on Jun. 9, 2011, which applications are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5391917 | Gilmour et al. | Feb 1995 | A |
5426072 | Finnila | Jun 1995 | A |
5510298 | Redwine | Apr 1996 | A |
5646067 | Gaul | Jul 1997 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5998292 | Black et al. | Dec 1999 | A |
6034436 | Iwasaki | Mar 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6417087 | Chittipeddi et al. | Jul 2002 | B1 |
6448168 | Rao et al. | Sep 2002 | B1 |
6451684 | Kim et al. | Sep 2002 | B1 |
6465892 | Suga | Oct 2002 | B1 |
6472293 | Suga | Oct 2002 | B1 |
6498381 | Halahan et al. | Dec 2002 | B2 |
6538333 | Kong | Mar 2003 | B2 |
6599778 | Pogge et al. | Jul 2003 | B2 |
6639303 | Siniaguine | Oct 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6740582 | Siniaguine | May 2004 | B2 |
6764950 | Noguchi et al. | Jul 2004 | B2 |
6770528 | Furukawa et al. | Aug 2004 | B2 |
6800930 | Jackson et al. | Oct 2004 | B2 |
6838774 | Patti | Jan 2005 | B2 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6873054 | Miyazawa et al. | Mar 2005 | B2 |
6882030 | Siniaguine | Apr 2005 | B2 |
6897125 | Morrow et al. | May 2005 | B2 |
6908856 | Beyne et al. | Jun 2005 | B2 |
6914336 | Matsuki et al. | Jul 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6962867 | Jackson et al. | Nov 2005 | B2 |
6962872 | Chudzik et al. | Nov 2005 | B2 |
7015581 | Casey et al. | Mar 2006 | B2 |
7030481 | Chudzik et al. | Apr 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7053465 | Benaissa et al. | May 2006 | B2 |
7060601 | Savastiouk et al. | Jun 2006 | B2 |
7071546 | Fey et al. | Jul 2006 | B2 |
7111149 | Eilert | Sep 2006 | B2 |
7122912 | Matsui | Oct 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7186343 | Rabie et al. | Mar 2007 | B2 |
7186643 | Ahn et al. | Mar 2007 | B2 |
7193308 | Matsui | Mar 2007 | B2 |
7224063 | Agarwala et al. | May 2007 | B2 |
7262495 | Chen et al. | Aug 2007 | B2 |
7297574 | Thomas et al. | Nov 2007 | B2 |
7300857 | Akram et al. | Nov 2007 | B2 |
7335972 | Chanchani | Feb 2008 | B2 |
7354798 | Pogge et al. | Apr 2008 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
7358180 | Sakai et al. | Apr 2008 | B2 |
7514775 | Chao et al. | Apr 2009 | B2 |
7528068 | Soejima et al. | May 2009 | B2 |
7541677 | Kawano | Jun 2009 | B2 |
7544605 | Sparks et al. | Jun 2009 | B2 |
7772081 | Lin et al. | Aug 2010 | B2 |
7772116 | Akram et al. | Aug 2010 | B2 |
7816227 | Chen et al. | Oct 2010 | B2 |
7855455 | Purushothaman et al. | Dec 2010 | B2 |
7863187 | Hiatt et al. | Jan 2011 | B2 |
7915710 | Lee et al. | Mar 2011 | B2 |
7919835 | Akiyama | Apr 2011 | B2 |
7968460 | Kirby et al. | Jun 2011 | B2 |
7969016 | Chen et al. | Jun 2011 | B2 |
7973415 | Kawashita et al. | Jul 2011 | B2 |
7999320 | Botula et al. | Aug 2011 | B2 |
8026592 | Yoon et al. | Sep 2011 | B2 |
8034704 | Komai et al. | Oct 2011 | B2 |
8058708 | Maebashi | Nov 2011 | B2 |
8097961 | Tanaka et al. | Jan 2012 | B2 |
8097964 | West et al. | Jan 2012 | B2 |
8174124 | Chiu et al. | May 2012 | B2 |
8193092 | Pratt | Jun 2012 | B2 |
8247322 | Chang et al. | Aug 2012 | B2 |
8264077 | Chiou et al. | Sep 2012 | B2 |
8294261 | Mawatari et al. | Oct 2012 | B2 |
8399354 | Chen | Mar 2013 | B2 |
8466059 | Chang et al. | Jun 2013 | B2 |
8513119 | Chang et al. | Aug 2013 | B2 |
8513778 | Tokitoh | Aug 2013 | B2 |
20020084513 | Siniaguine | Jul 2002 | A1 |
20020113321 | Siniaguine | Aug 2002 | A1 |
20020182855 | Agarwala | Dec 2002 | A1 |
20030148600 | Furukawa et al. | Aug 2003 | A1 |
20040048459 | Patti | Mar 2004 | A1 |
20040142505 | Huang et al. | Jul 2004 | A1 |
20040188822 | Hara | Sep 2004 | A1 |
20040245623 | Hara et al. | Dec 2004 | A1 |
20040248398 | Ahn | Dec 2004 | A1 |
20050194691 | Sakai et al. | Sep 2005 | A1 |
20050200025 | Casey et al. | Sep 2005 | A1 |
20050221601 | Kawano | Oct 2005 | A1 |
20050233581 | Soejima et al. | Oct 2005 | A1 |
20060273465 | Tamura | Dec 2006 | A1 |
20060289968 | Sulfridge | Dec 2006 | A1 |
20070032061 | Farnworth et al. | Feb 2007 | A1 |
20070049016 | Hiatt et al. | Mar 2007 | A1 |
20070172985 | Huang et al. | Jul 2007 | A1 |
20080054444 | Tuttle | Mar 2008 | A1 |
20080136023 | Komai et al. | Jun 2008 | A1 |
20080211106 | Chang et al. | Sep 2008 | A1 |
20080315433 | Chen et al. | Dec 2008 | A1 |
20090014843 | Kawashita et al. | Jan 2009 | A1 |
20090032960 | Pratt | Feb 2009 | A1 |
20090032966 | Lee et al. | Feb 2009 | A1 |
20090057909 | Strothmann | Mar 2009 | A1 |
20090149023 | Koyanagi | Jun 2009 | A1 |
20090152602 | Akiyama | Jun 2009 | A1 |
20090250739 | Johnson et al. | Oct 2009 | A1 |
20090269905 | Chen et al. | Oct 2009 | A1 |
20090283898 | Janzen et al. | Nov 2009 | A1 |
20090315184 | Tokitoh | Dec 2009 | A1 |
20100013060 | Lamy et al. | Jan 2010 | A1 |
20100038800 | Yoon et al. | Feb 2010 | A1 |
20100078770 | Purushothaman et al. | Apr 2010 | A1 |
20100127394 | Ramiah et al. | May 2010 | A1 |
20100140805 | Chang et al. | Jun 2010 | A1 |
20100164117 | Chen | Jul 2010 | A1 |
20100171197 | Chang et al. | Jul 2010 | A1 |
20100171226 | West et al. | Jul 2010 | A1 |
20100176494 | Chen | Jul 2010 | A1 |
20100320601 | Pagaila et al. | Dec 2010 | A1 |
20100330798 | Huang et al. | Dec 2010 | A1 |
20110049706 | Huang et al. | Mar 2011 | A1 |
20110068466 | Chen et al. | Mar 2011 | A1 |
20110121444 | Wu et al. | May 2011 | A1 |
20110165776 | Hsu et al. | Jul 2011 | A1 |
20110186990 | Mawatari et al. | Aug 2011 | A1 |
20110204969 | Chen et al. | Aug 2011 | A1 |
20110227216 | Tseng et al. | Sep 2011 | A1 |
20110233785 | Koester et al. | Sep 2011 | A1 |
20110241217 | Chang et al. | Oct 2011 | A1 |
20110266691 | Lin et al. | Nov 2011 | A1 |
20110318917 | Yoon et al. | Dec 2011 | A1 |
20120001337 | Tsai et al. | Jan 2012 | A1 |
20120018863 | Oganesian et al. | Jan 2012 | A1 |
20120086122 | Cheng et al. | Apr 2012 | A1 |
20120193778 | Mawatari | Aug 2012 | A1 |
20120211892 | Kim et al. | Aug 2012 | A1 |
20120295437 | Lu et al. | Nov 2012 | A1 |
20120315753 | Farooq et al. | Dec 2012 | A1 |
20130001799 | Chang et al. | Jan 2013 | A1 |
20130299992 | Chang et al. | Nov 2013 | A1 |
20140225277 | Chang et al. | Aug 2014 | A1 |
Number | Date | Country |
---|---|---|
101752336 | Jun 2010 | CN |
2009004730 | Jan 2009 | JP |
2009147218 | Jul 2009 | JP |
1020060054688 | May 2006 | KR |
1020060054689 | May 2006 | KR |
1020060054690 | May 2006 | KR |
1020080101635 | Nov 2008 | KR |
531892 | May 2003 | TW |
200737551 | Oct 2007 | TW |
200910557 | Mar 2009 | TW |
201036106 | Oct 2010 | TW |
Entry |
---|
Ranganathan, N., et al., “Integration of High Aspect Ratio Tapered Silicon Via for Through-Silicon Interconnection,” 2008 Electronic Components and Technology Conference, 2008, pp. 859-865. |
Number | Date | Country | |
---|---|---|---|
20150137361 A1 | May 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13157137 | Jun 2011 | US |
Child | 14221001 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14221001 | Mar 2014 | US |
Child | 14609210 | US |