Claims
- 1. A semiconductor chip assembly comprising:(a) a subassembly including a semiconductor chip having a front surface with contacts thereon and a package element having a central region attached to the chip and a peripheral region extending outwardly away from the chip in horizontal directions generally parallel to the front face of the chip; (b) a substantially imperforate dielectric clement overlying the subassembly, said dielectric element including a central region overlying the central region of the package element adjacent the chip, and a peripheral region extending outwardly from the central region of said dielectric element and overlying the peripheral region of the package element, said dielectric element having a top surface facing away from the subassembly and a bottom surface facing toward the subassembly and electrically conductive terminals on the top surface, at least some of the terminals being disposed in said peripheral region of said dielectric element; (c) a compliant layer disposed between the subassembly and dielectric element and supporting the dielectric element above the subassembly; and (d) vertically-extensive flexible first leads embedded in said compliant layer and extending upwardly from the contacts on the chip to the central region of the dielectric element, the flexible leads being electrically connected to the terminals.
- 2. An assembly as claimed in claim 1 wherein said dielectric element is a flexible dielectric sheet.
- 3. An assembly as claimed in claim 2 wherein said peripheral portion of said package element defines a substantially planar front surface facing toward the dielectric element, and wherein said compliant layer is of substantially uniform thickness beneath the peripheral region of the dielectric element.
- 4. An assembly as claimed in claim 3 wherein the central region of the dielectric element overlies the front face of the chip, wherein said front surface of said chip is substantially coplanar with said front surface of the package element, and the compliant layer is of substantially uniform thickness beneath the central and peripheral regions of the dielectric element.
- 5. An assembly as claimed in claim 4 wherein some of said terminals are disposed in the central region of the dielectric element and overly the chip.
- 6. An assembly as claimed in claim 4 wherein said first leads extend between the contacts on the chip and the bottom surface of the dielectric element in the central region of the dielectric element.
- 7. An assembly as claimed in claim 6 wherein the dielectric element has conductive vias extending from said bottom surface toward said top surface and from said top surface towards said bottom surface, said first leads being connected to said terminals by way of said vias.
- 8. An assembly as claimed in claim 7 wherein said dielectric element has horizontal conductors extending between the central and peripheral regions of the dielectric element, at least some of said terminals being connected to said first conductors by way of said horizontal conductors and said vias.
- 9. An assembly as claimed in claim 1 wherein said package element includes a metallic heat sink.
- 10. An assembly as claimed in claim 9 further comprising one or ore electrical circuit elements disposed between said heat sink and the peripheral region of the dielectric element, said one or more electrical circuit elements being connected to said chip.
- 11. An assembly as claimed in claim 10 wherein said dielectric element has horizontal conductors extending between the central and peripheral regions of the dielectric element, at least some of said terminals being connected to said first leads by way of said horizontal conductors, said circuit elements being connected to said chip by way of said horizontal conductors and said first leads.
- 12. An assembly as claimed in claim 11 further comprising second flexible leads embedded in said compliant layer and extending from said one or more circuit elements to the peripheral region of the dielectric element and electrically connected to said horizontal leads, said one or more circuit elements being connected to the chip by way of said second leads, horizontal conductors and first leads.
- 13. An assembly as claimed in claim 1 wherein said dielectric element is substantially rigid.
- 14. An assembly as claimed in claim 13 wherein said dielectric element includes one or more ceramic materials.
- 15. An assembly as claimed in claim 13 wherein said dielectric element includes a fiber-reinforced circuit board.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a division, of application Ser. No. 08/653,016, filed on May 24, 1996 U.S. Pat. No. 5,688,716 which in turn is a continuation-in-part of application Ser. No. 08/440,665, filed May 15, 1995 U.S. Pat. No. 5,801,441 which in turn is a divisional of application Ser. No. 08/271,768, filed Jul. 7, 1994, now U.S. Pat. No. 5,518,964.
US Referenced Citations (53)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0072673A2 |
Feb 1983 |
EP |
0 352 020 A3 |
Jan 1990 |
EP |
0 433 997 A2 |
Jun 1991 |
EP |
2151529A |
Dec 1984 |
GB |
2142568A |
Jan 1985 |
GB |
6191939 |
May 1986 |
JP |
1-155633 |
Jun 1989 |
JP |
3-108734 |
May 1991 |
JP |
WO 9403036 |
Feb 1994 |
WO |
WO 9602068 |
Jan 1996 |
WO |
Non-Patent Literature Citations (3)
Entry |
Research Disclosure No. 322 (Feb. 1991) “Method of Testing Chips and Joining Chips to Substrates,” XP 000169195. |
“Method of Testing Chips and Joining Chips to Substrates”, Research Disclosure, Feb. 1991, No. 322, Kenneth Mason Publication Ltd., England. |
IBM Technical Disclosure Bulletin, vol. 36, No. 07, Jul. 1993. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/440665 |
May 1995 |
US |
Child |
08/653016 |
|
US |